www.irf.com IRAUDAMP9 REV 1.0 Page 1 of 39
IRAUDAMP9
1.7 kW / 2- Single Channel
Class D Audio Power Amplifier
Using the IRS2092S and IRFB4227
By
Israel Serrano and Jun Honda
CAUTION:
International Rectifier recommends the following guidelines for safe operation and
handling of IRAUDAMP9 demo board:
Always wear safety glasses when operating demo board
Avoid physical contact with exposed metal surfaces when operating the demo board
Turn off demo board when placing or removing measurement probes
www.irf.com IRAUDAMP9 REV 1.0 Page 2 of 39
TABLE OF CONTENTS PAGE
INTRODUCTION............................................................................................................................................... 3
SPECIFICATIONS............................................................................................................................................ 3
CONNECTION SETUP AND DESCRIPTION ...............................................................................................5-6
TEST PROCEDURES ...................................................................................................................................... 6
PERFORMANCE AND TEST GRAPHS ....................................................................................................... 7-9
IRAUDAMP9 OVERVIEW .............................................................................................................................. 10
FUNCTIONAL DESCRIPTIONS................................................................................................................... 100
CLASS D OPERATION................................................................................................................................... 100
Gate Driver Buffer Stage………………………………………………………………………………………… 11
POWER SUPPLIES AND PSRR........................................................................................................................ 12
BUS PUMPING ............................................................................................................................................... 12
HOUSE KEEPING POWER SUPPLY................................................................................................................... 13
INPUT............................................................................................................................................................ 13
OUTPUT ........................................................................................................................................................ 13
HIGH OUTPUT PEAK SHUTDOWN (HOPS) CIRCUIT ......................................................................................... 13
GAIN SETTING / VOLUME CONTROL ................................................................................................................ 14
EFFICIENCY................................................................................................................................................... 14
OUTPUT FILTER DESIGN AND PREAMPLIFIER ................................................................................................... 15
SELF-OSCILLATING PWM MODULATOR .......................................................................................................... 16
ADJUSTMENTS OF SELF-OSCILLATING FREQUENCY ......................................................................................... 16
SWITCHES AND INDICATORS ........................................................................................................................... 16
STARTUP AND SHUTDOWN ............................................................................................................................. 17
STARTUP AND SHUTDOWN SEQUENCING ........................................................................................................ 17
PROTECTION SYSTEM OVERVIEW ................................................................................................................... 20
Ouput Over-Current Protection (OCP).................................................................................................... 20
Low-side Current Sensing ................................................................................................................. 20
High-side Current Sensing ................................................................................................................ 21
Input Bus Over-Voltage Protection (OVP) .............................................................................................. 21
Input Bus Under-Voltage Protection (UVP)............................................................................................. 22
Speaker DC-Offset- Protection (DCP) .................................................................................................... 21
Offset Null (DC Offset) Adjustment ......................................................................................................... 21
Over-Temperature Protection (OTP) ...................................................................................................... 22
Thermal Considerations .......................................................................................................................... 22
SHORT CIRCUIT PROTECTION RESPONSE ....................................................................................................... 23
SCHEMATIC DIAGRAMS .................................................................................................................................. 25
IRAUDAMP9 FABRICATION BILL OF MATERIALS (BOM)....................................................................... 30
IRAUDAMP9 PCB SPECIFICATIONS........................................................................................................... 34
REVISION CHANGES DESCRIPTIONS........................................................................................................ 39
www.irf.com IRAUDAMP9 REV 1.0 Page 3 of 39
Introduction
The IRAUDAMP9 reference design is a single-channel 1.7-kW ( @ 2 load) half-bridge Class D audio
power amplifier. This reference design demonstrates how to use the IRS2092S Class D audio controller and
external gate buffer, to implement protection circuits, and design an optimum PCB layout using the
IRFB4227 (x 2 Pairs) TO-220 MOSFETs. This reference design may require additional heatsink or fan for
normal operation (one-eighth of continuous rated power). The reference design provides all the required
housekeeping power supplies for ease of use. The 1-channel design is capable of delivering higher than its
rated power with provision of larger heat sink ( Rth <2° C / W).
Applications
Pro-Audio amplifiers
Powered speakers
Active Sub-woofers
P.A. Systems
Car audio amplifiers
Musical Instrument amplifier
Features
Output Power: 1.7 kW Single channel (2 load, 1kHz, THD+N=10%),
Residual Noise: 290μV, IHF-A weighted, AES-17 filter
Distortion: 0.07% THD+N @ 600W, 2
Efficiency: 97% @ 1.7 kW, 2
Multiple Protection Features: Output Over-current protection (OCP), high side and low side
Input Over-voltage protection (OVP),
Input Under-voltage protection (UVP),
Output DC-offset protection (DCP),
Over-temperature protection (OTP)
PWM Modulator: Self-oscillating half-bridge topology with optional clock synchronization
Specifications
General Test Conditions (unless otherwise noted) Notes / Conditions
Supply Voltages ±75V
Load Impedance 2
Self-Oscillating Frequency 300kHz No input signal, Adjustable
Gain Setting 33dB 1Vrms input yields 1-kW
sinusoidal output power
Electrical Data Typical Notes / Conditions
IR Devices Used IRS2092S Audio Controller and Gate-Driver,
IRFB4227 (x 2 Pairs) TO-220 MOSFETs
Modulator Self-oscillating, second order sigma-delta modulation, analog input
Power Supply Range ± 48V to ±80V Bipolar power supply
Output Power CH1: (1% THD+N) 1200W 1kHz Sinewave
Output Power CH1: (10% THD+N) 1700W 1kHz Sinewave
Rated Load Impedance 2 Non-inductive Resistive load
Idling Supply Current +67mA , -105mA No input signal
Total Idle Power Consumption 13.2 W No input signal
System Efficiency 97%
94%
74 %
@ +/- 75V 1.7 kW, 2
@ +/- 75V 1.2 kW, 2
@ +/- 75V 125 W (1/8 Po-rated), 2
www.irf.com IRAUDAMP9 REV 1.0 Page 4 of 39
Audio Performance Class D
Output
Notes / Conditions
THD+N, @ 1W
THD+N, @ 125W
THD+N, @ 250W
THD+N, @ 500W
THD+N, @ 1250W
THD+N, @ 1700W
0.024%
0.025%
0.025%
0.049%
1.0 %
10.0%
1kHz, +/-75Vbus,
2-ohm load
Dynamic Range 99.4 dB A-weighted, AES-17 filter,
Single-channel operation
Residual Noise, 22Hz - 20kHz AES17 290μV
Self-oscillating – 300kHz
AP BW:<10Hz- 20kHz AES17
IHF-A weighted
Damping Factor 81.9 1kHz, relative to 2 load
Frequency Response : 20Hz-20kHz ±1dB 1W, 2 Load
Thermal Performance Typical Notes / Conditions
Idling TC = 56°C
No signal input, TA=25°C, after 5
min
125W (1/8 rated power) TC = 104°C
Continuous @ TA=25°C
*requires larger heatsink design
for continuous operation
1.2 kW TC = 118°C
At OTP shutdown after 130 sec,
TA=25°C
Physical Specifications
Dimensions 7.76”(L) x 5.86”(W) x 2.2”(H)
192 mm (L) x 149mm (W) x 56mm(H)
Weight 0.54kgm
www.irf.com IRAUDAMP9 REV 1.0 Page 5 of 39
Connection Setup
Figure 1 Typical Test Setup
Volume
R130
J7
J1
J3
R100
S1
S2
CH1 Output
CH1
Input
G
VS pins (CH1-O)
Normal
Protection
S3
75V, 18ADC supply
2-Ohm
75V,18A DC supply
J6
Audio Signal Generator
J8
3000W,Non-inductive Resistors
www.irf.com IRAUDAMP9 REV 1.0 Page 6 of 39
Connector Description
CH1 IN J7 Analog input for CH1
POWER J3 Positive and negative supply (+B / -B)
CH1 OUT J1 Output for CH1
EXT CLK J6 External clock sync
DCP OUT J8 DC protection relay output
Test Procedures
Test Setup:
1. Connect 2Ω - 3000 W dummy loads to the output connectors (J1 as shown on Figure 1).
2. Connect the Audio Precision Analyzer (AP) signal Generator output to J7.
3. Initially set the voltages of the dual power supplies to ±75V with current limits to 0.5 A.
4. Make sure to TURN OFF the dual power supplies before connecting to the unit under test
(UUT).
5. Set switch S1 to middle position (self oscillating).
6. Set volume level knob R130 fully counter-clockwise (minimum volume).
7. Connect the dual power supply to J3 as shown in Figure 1.
Power up:
8. Turn ON the dual power supply. The ±B supplies must be applied and removed at the
same time.
9. Red LED (Protection) should turn on almost immediately and turn off after about 3s.
10. Green LED (Normal) then turns on after the red LED is extinguished and should stay ON.
11. Note the quiescent current for the positive supply should be 67mA ±10mA at +75V.
12. Quiescent current for the negative supply should be 105mA ±15mA at –75V.
13. Push switch S3 (Trip and Reset push-button) to restart the LEDs sequence, which should
be the same as noted above in steps 9 and 10.
Switching Frequency test
14. Monitor switching waveform at VS1/J4 (pins 9-12) of CH1 on Daughter Board using an
oscilloscope.
15. For IRAUDAMP9, the self-oscillating switching frequency is pre-calibrated to 300 kHz.
To modify the IRAUDAMP9 frequency, adjust the potentiometer P1 for CH1.
www.irf.com IRAUDAMP9 REV 1.0 Page 7 of 39
Audio Functional Tests:
16. Set the current limit of the dual power supplies to ~18A. Make sure the volume control
potentiometer is turned to full counterclockwise position. Apply 1V rms @ 1 kHz from the
Audio Signal Generator to the audio input connector J7.
17. Turn control volume, R130 clock-wise to obtain an output reading of 1.0 kW. For all the
subsequent tests as shown on the Audio Precision graphs below, measurements are taken
across J1 with an AES-17 Filter. Observe that a 1 VRMS input generates an output voltage
of ~44.8 VRMS. Alternatively, a 100-mVrms input would give an output of ~ 10.03W that
corresponds to 4.48Vrms across a 2-ohm load.
18. Using an oscilloscope monitor the output signals at J1 while sweeping the audio input
signal from 10 mVRMS to 2 VRMS. The waveform must be a non distorted sinusoidal signal.
Test Setup using Audio Precision Analyzer (Ap):
19. Use an unbalanced-floating signal from the generator outputs.
20. Use balanced inputs taken across output terminal J1.
21. Connect Ap chasis ground to GND at terminal J7.
22. Select the AES-17 filter (pull-down menu) for all the testing except frequency response.
23. Use input signal ranging from 15 mVRMS to 1 VRMS.
24. Run Ap test programs for all subsequent tests as shown in Figure 2 below.
Performance and test graphs
±B Supply = ± 75V, 2 Load
Figure 2 THD+N vs. Power
www.irf.com IRAUDAMP9 REV 1.0 Page 8 of 39
Figure 3 Frequency response
Figure 4 THD+N vs. Frequency at 10W and 125W
2-ohm
4-ohm
www.irf.com IRAUDAMP9 REV 1.0 Page 9 of 39
.
Figure 6. 1-VRMS output Frequency Spectrum
No signal, Self Oscillator @ 300kHz
Figure 5 Noise Floor
www.irf.com IRAUDAMP9 REV 1.0 Page 10 of 39
IRAUDAMP9 Overview
The IRAUDAMP9 features a single-channel self-oscillating PWM modulator. This topology results
in the lowest component count, highest performance and robust design. It represents an analog
version of a second-order sigma-delta modulation having a Class D switching stage inside the
loop. The benefit of the sigma-delta modulation, in comparison to the carrier-signal based
modulation, is that all the error in the audible frequency range is shifted to the inaudible upper-
frequency range by nature of its operation. Also, sigma-delta modulation allows a designer to
apply a sufficient amount of error correction.
The IRAUDAMP9 self-oscillating topology incorporates the following functional blocks.
Front-end integrator
PW Modulator and Level shifters
Gate driver and buffer
Power MOSFETs
Output LPF
+
-
AGND
.
.
AGND
AGND
GNDD
AGND
Rin
IN-
AGND
COMP
.
Rfb fi lt er
Rss
AGND
-VSS
AGND
+VAA
IRS2092S
LO
VS
VCC
Cbs
Dbs
VB
GNDD
0V
0V
AGND
Ccom p
Rfr eq
Raa
Vcc cap
HO
Cout
R-FB
Css
Integrator
COM
Modulator
and
Shift level
GND
0V
0V
LP Filter
L- o u t
Caa
+B
+VCC
-B
INPUT
Q3A
IRFB4227
Q2
pnp
Q2n
npn
Rgat e
Cfb filter
pF
Q4A
IRFB4227
Q1p
pnp
Q1n
npn
Rgat e
C1integrator
pF
C2integrator
nF
Hi-side buffer
Lo-side buffer
Q3B
IRFB4227
Q4B
IRFB4227
Rgat e
Rgat e
Green
Red
LEDs
RESET
Trip
OVP / UVP
(TO-220
Case Temp.)
OTP
DCP
D
CSD
Vo
Vs
Heatsink
HOPS
Fig. 7 Functional block diagram
Functional Description
Class-D Operation
The C2integrator, C1integrator, R21 + potentiometer P1 form a front-end second-order integrator. This
integrator receives a rectangular feedback signal from the Class D switching stage and outputs a
quadratic oscillatory waveform as a carrier signal. To create the modulated PWM signal, the input
www.irf.com IRAUDAMP9 REV 1.0 Page 11 of 39
signal shifts the average value of this quadratic waveform (through gain relationship between R52
/ R46 ratio) so that the duty varies according to the instantaneous value of the analog input signal.
The IRS2092S input comparator processes the signal to create the required PWM signal. This
PWM signal is internally level-shifted down to the negative supply rail where it is split into two
signals, with opposite polarity and added dead time, for high-side and low-side MOSFET gate
signals, respectively. The IRS2092S drives 2 pairs of IRFB4227 TO-220 MOSFETs in the power
stage to provide the amplified PWM waveform. The amplified analog output is re-created by
demodulating the amplified PWM. This is done by means of the LC low-pass filter (LPF) formed by
L4 and C34, which filters out the switching carrier signal.
Gate Driver Buffer Stage
High power designs such as IRAUDAMP9 that use multiple mosfets in parallel connection to
handle large amount of switching current often require far more than +/-1A drive current even for a
brief moment due to mosfets’ gate drive requirement (high total gate charge, Qg). In order to
facilitate this high drive current, a buffer stage is devised to source and sink this high gate charge.
This stage consists of NPN-PNP BJT transistors in totem pole configuration. It serves as a high-
speed buffer amplifier that receives input from IRS2092S HO / LO to drive the power mosfet stage
through Rg (1A,1B,2A,2B) for low side mosfets Q4(A,B) and for high-side Q3 (A,B) mosfets.
Theoretically, the switching time is reduced by such amount (hfe) as compared to that high-Qg
design that uses the divided output current capacity of the driver IC. This buffering action is very
necessary to speed-up the switching times of each mosfets in order not to exceed the OCP
voltage monitor time. The IC commences drain-to-source voltage monitoring as soon as the HO /
LO go to high state but after the leading edge blanking time.
+B
Czobel
Rzobel
-BQ3A
Q4A
Q3B
Q4B
Q1p
Q2p
Q1n
Q2nCvcc2
Cvcc1
VB
Rg2A
Rgs 4A
Rg2B
Rgs 4B
Rg1A Rg1B
Rgs 3A Rgs3B
C bus filter
HO
LO
R Load
C out filter
L out filter
Vs
GND
-B
Vout
VCC
Fig. 8 Simplified diagram for gate-buffering of 2 x IRFB4227 mosfets
BJT buffer
Low side
BJT buffer
Hi-side
www.irf.com IRAUDAMP9 REV 1.0 Page 12 of 39
Power Supplies
The IRAUDAMP9 has all the necessary housekeeping power supplies onboard and only requires
a pair of symmetric power supplies ranging from ±38 V to ±82 V (+B, GND, -B) for operation. The
internally-generated housekeeping power supplies include a ±5 V supply for analog signal
processing (preamp, etc.), and a +12 V supply (Vcc), referenced to –B, to supply the Class D
gate-driver stage.
For the externally-applied power, a regulated power supply is preferable for performance
measurements, but not always necessary. The bus capacitors, C45 ~ C48 on the motherboard,
along with high-frequency bypass-capacitors C19 ~ C26 on daughter board, address the high-
frequency ripple current that result from switching action. In designs involving unregulated power
supplies, the designer should place a set of bus capacitors, having enough capacitance to handle
the audio-ripple current, externally. Overall regulation and output voltage ripple for the power
supply design are not critical when using the IRAUDAMP9 Class D amplifier as the power supply
rejection ratio (PSRR) of the IRAUDAMP9 is excellent as shown in Figure 9 below.
Fig. 9 IRAUDAMP9 Power Supply Rejection Ratio (PSRR)
Bus Pumping
Since the IRAUDAMP9 is a half-bridge configuration, bus pumping does occur. Under normal
operation during the first half of the cycle, energy flows from one supply through the load and into
the other supply, thus causing a voltage imbalance by pumping up the bus voltage of the receiving
power supply. In the second half of the cycle, this condition is reversed, resulting in bus pumping
of the other supply.
The following conditions worsen bus pumping:
– Lower frequencies (bus-pumping duration is longer per half cycle)
– Higher power output voltage and/or lower load impedance (more energy transfers
between supplies)
– Smaller bus capacitors (the same energy will cause a larger voltage increase)
-75Vbus
www.irf.com IRAUDAMP9 REV 1.0 Page 13 of 39
The IRAUDAMP9 has protection features that will shutdown the switching operation if the bus
voltage becomes too high (>82 V) or too low (<38 V). One brute countermeasure is to put a large
electrolytic-capacitors between the power supply and the input terminals. Bus voltage detection is
only done on the –B supply as the effect of the bus pumping on the supplies is assumed to be
symmetrical in amplitude (although opposite in phase).
House Keeping Power Supplies
The internally-generated power supplies include ±5V for analog signal processing, and +12V
supply (Vcc) referred to the negative supply rail -B for TO-220 gate drive. The gate driver section
of the IRS2092S uses Vcc to drive gates of the TO-220s. Vcc is referenced to –B (negative power
supply). The D6, R26 and C5 form a bootstrap floating supply for the HO gate driver.
Input
Input signal is an analog signal ranging from 20Hz to 20kHz with up to 2 VRMS amplitude with a
source impedance of no more than 600 . Input signal with frequencies around 20kHz may cause
LC resonance in the output LPF and may result to a large reactive current flow through the
switching stage, especially if the amplifier is not connected to any load - this can activate OC
protection.
Output
The IRAUDAMP9 has single output and therefore have terminals labeled (+) and (-) with the (-)
terminal connected to power ground. Each channel is optimized for a 2 speaker load for a rated
output power of 1200 W @ 1% THD+N.
High Output Peak Shutdown (HOPS) circuit
It is common in amplifier design to have a RC snubber called Zobel network that is used to damp
the resonance and prevent peaking frequency response with high load impedance. Instead, the
IRAUDAMP9 has a simple detection circuit in placed, which consist of a NPN transistor, blocking
diode and a current limiting resistor to detect the output peak status from exceeding –B supply
during resonance of the output LC filter. This circuit pulls the Cstart capacitor (C66) down to output
(+) that sends a signal to IRS2092S to inhibit the power stage from switching. As the output
returns to unclipped level, the base-to-emitter voltage is reduced and releases the CSD cap to
start charging. This would allow the IRS2092S to resume driving operation of the power stage.
Figure 10 Output Low Pass Filter
www.irf.com IRAUDAMP9 REV 1.0 Page 14 of 39
The HOPS function is not expected to be triggered in normal operating conditions. It is use to halt
the output going too negative ( < -B rail) during the natural resonance of output LC filter. The
HOPS circuit is intended for higher than nominal impedance or open load conditions.
Fig. 11 Shutdown circuit diagram when output goes lower than negative rail.
Gain Setting / Volume Control
The IRAUDAMP9 has an internal volume control (potentiometer R130 labeled, “VOLUME”) for
gain adjustment. Gain setting is tracked and controlled by the volume control IC (U_2) setting the
gain from the microcontroller IC (U_3). The total gain is a product of the power-stage gain, which
is constant (+33 dB), and the input-stage gain that is directly-controlled by the volume adjustment.
The volume range is about 100 dB with minimum volume setting to mute the system with an
overall gain of less than -60 dB. For best performance in testing, the internal volume control
should be set to 1 Vrms which results in rated output power (1 kW into 2 Ω).
Efficiency
Figure 12 shows efficiency characteristics of the IRAUDAMP9. The high efficiency is achieved by
the following major factors:
1) Low conduction loss due to the low RDS(ON) of the IRFB4227 mosfets
2) Low switching loss due to the high gate drive output for fast rise and fall times
3) Secure dead-time provided by the IRS2092S, avoiding cross-conduction
www.irf.com IRAUDAMP9 REV 1.0 Page 15 of 39
IRAUDAMP9 w/ 2-Pair of IRFB4227 @ +/-75Vdc 2-ohm R
load
0%
10%
20%
30%
40%
50%
60%
70%
80%
90%
100%
0 100 200 300 400 500 600 700 800 900 1000 1100 1200 1300 1400 1500 1600
Total Output Power (W)
Efficiency (%)
Total System Efficiency
Fig.12 Efficiency plots.
Output Filter and Preamplifier
Output filter:
The amplified PWM output is reconstructed back to an analog signal by the output LC LPF.
This LPF is formed by L4 and C34, provides pass band for the audio frequencies while filtering out
the switching carrier signal. A single stage output filter can be used with switching frequencies of
around 300 kHz ; a design with a lower switching frequency may require an additional stage of
filtering.
Since the output filter is not included in the control loop of the IRAUDAMP9, the reference design
cannot compensate for performance deterioration due to the output filter. Therefore, it is important
to select filter components with the following characteristics in mind.
1) The DC resistance of the inductor should be minimized to 6 mΩ or less.
2) The linearity of the output inductor and capacitor should be high with respect to load
current and voltage.
www.irf.com IRAUDAMP9 REV 1.0 Page 16 of 39
Preamplifier
The preamp allows partial gain of the input signal. It is possible to evaluate the performance
without the preamp and volume control, by removing R154 and feeding the input signal directly
through R46 resistors (IN-1). This effectively bypasses the preamp and connects the RCA inputs
directly to the Class D power stage input. Improving the preamp noise performance and the output
filter, will improve the overall system performance approaching that of the stand-alone Class D
power stage.
Self-Oscillating PWM Modulator
The IRAUDAMP9 features a self-oscillating type PWM modulator for the lowest component count
and robust design. This topology represents an analog version of a second-order sigma-delta
modulation having a Class D switching stage inside the loop. The benefit of the sigma-delta
modulation, in comparison to the carrier-signal based modulation, is that all the error in the audible
frequency range is shifted to the inaudible upper-frequency range by nature of its operation. Also,
sigma-delta modulation allows a designer to apply a sufficient amount of correction.
The self-oscillating frequency is determined by the total delay time inside the control loop of the
system. The delay of the logic circuits, propagation delay of IRS2092S gate-driver, delay caused
by the external buffer, IRFB4227 (x 2 pairs) switching speed, time-constant of front-end integrator
and variations in the supply voltages are critical factors of the self-oscillating frequency. Under
normal conditions, the switching-frequency is around 300 kHz with no audio input signal and a
+/-75 V supply.
Adjustments of Self-Oscillating Frequency
The PWM switching frequency in this type of self-oscillating switching scheme greatly impacts the
audio performance, both in absolute frequency and frequency relative to the other channels. In
absolute terms, at higher frequencies, distortion due to switching-time becomes significant, while
at lower frequencies, the bandwidth of the amplifier suffers. Most importantly, higher switching
frequency results in higher switching loss of the power stage, hence the thermal performance
degrades, especially with those that having a limited-size heatsink design.
Potentiometers for adjusting self-oscillating frequency
P1 potentiometer + R21 Switching frequency for CH1*
*Adjustments have to be done in idle condition with no input signal.
Switches and Indicators
There are two different indicators on the reference design:
A red LED, signifying a fault / shutdown condition when lit.
A green LED on the motherboard, signifying conditions are normal and no fault condition is
present.
There are three switches on the reference design:
Switch S1 is an oscillator selector. This three-position switch is selectable for internal self-
oscillator (middle position – “SELF”), or either internal (“INT”) or external (“EXT”) clock
synchronization.
www.irf.com IRAUDAMP9 REV 1.0 Page 17 of 39
Switch S3 is a trip and reset push-button. Pushing this button has the same effect of a fault
condition. The circuit will restart about three seconds after the shutdown button is released.
Startup and Shutdown
One of the most important aspects of any audio amplifier is the startup and shutdown procedures.
Typically, transients occurring during these intervals can result in audible pop- or click-noise on the
output speaker. Traditionally, these transients have been kept away from the speaker through the
use of a series relay that connects the speaker to the audio amplifier only after the startup
transients have passed and disconnects the speaker prior to shutting down the amplifier. It is
interesting to note that the audible noise of the relay opening and closing is not considered “click
noise”, although in some cases, it can be louder than the click noise of non-relay-based solutions.
The IRAUDAMP9 does not use any series relay to disconnect the speaker from the audible
transient noise, but rather depends on IRS2092S’s on-chip noise reduction circuit that yields
audible noise levels that are far less than those generated by the relays they replace. This results
in a more reliable, superior performance system.
Startup and Shutdown Sequencing
The IRAUDAMP9 sequencing is achieved through the charging and discharging of the CStart
capacitor C66. This, coupled to the charging and discharging of the voltage of CSD (C10 on
daughter board for CH1) of the IRS2092S, is all that is required for complete sequencing. The
conceptual startup and shutdown timing diagrams are show in Figure 13.
Figure 13, Conceptual Startup Sequencing of Power Supplies and Audio Section Timing
For startup sequencing, +/-B supplies startup at different intervals. As +/-B supplies reach +5 V
(Vaa) and -5 V (Vss) respectively, the analog supplies (Vaa, Vss) start charging and, once +B
Class D startup Music startup
VCC
-B
+B
+5 V
-5 V
CStart
CSD
UVP@-38 V
CSD= 2/3VDD
CStart Ref2 CStart Ref1
A
udio MUTE
CH1_O
Time
www.irf.com IRAUDAMP9 REV 1.0 Page 18 of 39
reaches ~16 V, Vcc charges. Once –B reaches -38 V, the UVP is released and CSD and CStart
start charging. As CSD reaches two-thirds Vaa, the Class D stage starts oscillating. The Class D
amplifier is now operational, but the preamp output remains muted until CStart reaches Ref2. At this
point, normal operation begins. The entire process takes less than three seconds.
Figure 14. Conceptual Shutdown Sequencing of Power Supplies and Audio Section Timing.
Shutdown sequencing is initiated once UVP is activated. As long as the supplies do not discharge
too quickly, the shutdown sequence can be completed before the IRS2092S trips UVP. Once UVP
is activated, CSD and Cstart are discharged at different rates. In this case, threshold Ref2 is
reached first and the preamp audio output is muted. Once CStart reaches threshold Ref1, the click-
noise reduction circuit is activated. It is then possible to shutdown the Class D stage (CSD
reaches two-thirds VDD). This process takes less than 200 ms.
For any external fault condition (OTP, OVP, UVP or DCP – see “Protection”) that does not lead to
power supply shutdown, the system will trip in a similar manner as described above. Once the
fault is cleared, the system will reset (similar sequence as startup).
VCC
-B
+B
+5 V
-5 V
CStart
CSD
UVP@-38 V
CSD= 2/3VDD
CStart Ref1
CStart Ref2
A
udio MUTE
CH1_O
Class D shutdown
Time
Music shutdown
www.irf.com IRAUDAMP9 REV 1.0 Page 19 of 39
Figure 15. Conceptual Click Noise Reduction Sequencing at Trip and Reset
CStart
CSD
External trip
CSD= 2/3VDD
CStart Ref1
CStart Ref2
CH1_O
A
udio MUTE
Class D shutdown
Time
Music shutdown Class D startup Music startup
CStart Ref1 CStart Ref2
Reset
www.irf.com IRAUDAMP9 REV 1.0 Page 20 of 39
Protection System Overview
The IRS2092S integrates over current protection (OCP) inside the IC. The rest of the protections,
such as over-voltage protection (OVP), under-voltage protection (UVP), and over temperature
protection (OTP), are detected externally to the IRS2092S.
.
D4
OCREF
OCREF
5.1V
CSD
Trip
RESET
OCSET
+
.
UVP / OVP
LO
VS
VCC
VB
CSH
R41
TO-220
(Case Temp.)
OTP
R25
BAV19
D1
DCP
Green
Yellow
LEDs
R17
HO
OCSET COM
CSD
R43
1.2V
R19
.
GNDD
0V
Cout
0V
LP Filter
L-o ut
+B
-B
Q3A
IRFB4227
Q2
pnp
Q2n
npn
Rgat e
Q4A
IRFB4227
Q1p
pnp
Q1n
npn
Rg at e
Lo-side buffer
Q3B
IRFB4227
Q4B
IRFB4227
Rgat e
Rgat e
Vo
Vs
Heatsink
IRS2092S
Hi-side buffer
HOPS
Figure 16. Functional Block Diagram of Protection Circuit Implementation
The external shutdown circuit will disable the output by pulling down CSD pins . If the fault
condition persists, the protection circuit stays in shutdown until the fault is removed.
Over-Current Protection (OCP)
The OCP internal to the IRS2092S shuts down the IC if an OCP is sensed in either of the output
MOSFETs. For a complete description of the OCP circuitry, please refer to the application note
AN1138. Here is a brief description:
Low-Side Current Sensing
The low-side current sensing feature protects the low side MOSFET from an overload condition
from negative load current by measuring drain-to-source voltage across RDS(ON) during its on state.
OCP shuts down the switching operation if the drain-to-source voltage exceeds a preset trip level.
An external resistive divider R17 and R19 on the daughter board are used to program the low-side
OCP trip point.
www.irf.com IRAUDAMP9 REV 1.0 Page 21 of 39
The voltage setting on the OCSET pin programs the threshold for low-side over-current sensing.
When the VS voltage becomes higher than the OCSET voltage during low-side conduction, the
IRS2092S turns the outputs OFF and pulls CSD down to -VSS.
High-Side Current Sensing
The high-side current sensing protects the high side MOSFET from an overload condition from
positive load current by measuring drain-to-source voltage across RDS(ON) during its on state. OCP
shuts down the switching operation if the drain-to-source voltage exceeds a preset trip level.
High-side over-current sensing monitors drain-to-source voltage of the high-side MOSFET during
the on state through the CSH and VS pins. The CSH pin detects the drain voltage with reference
to the VS pin, which is the source of the high-side MOSFET. In contrast to the low-side current
sensing, the threshold of the CSH pin to trigger OC protection is internally fixed at 1.2V. An
external resistive divider, R41 and R43 are used to program a hi-side OCP trip point. An external
reverse blocking diode D8 is required to block high voltage feeding into the CSH pin during low-
side conduction. By subtracting a forward voltage drop of 0.6V at D1, the minimum threshold
which can be set for the high-side is 0.6V across the drain-to-source.
Input Bus Over-Voltage Protection (OVP)
OVP is provided externally to the IRS2092S. OVP shuts down the amplifier if the bus voltage
between GND and -B exceeds 82V. The threshold is determined by a Zener diode Z9. OVP
protects the board from harmful excessive supply voltages, such as due to bus pumping at very
low frequency-continuous output in stereo mode.
Input Bus Under-Voltage Protection (UVP)
UVP is provided externally to the IRS2092S. UVP prevents unwanted audible noise output from
unstable PWM operation during power up and down. UVP shuts down the amplifier if the bus
voltage between GND and -B falls below a voltage set by Zener diode Z8.
Speaker DC-offset Protection (DCP)
DCP protects speakers against DC output current feeding to its voice coil. DC offset detection
detects abnormal DC offset and shuts down PWM. If this abnormal condition is caused by a
MOSFET failure because one of the high-side or low-side MOSFETs short circuited and remained
in the on state, the power supply needs to be cut off in order to protect the speakers. Output DC
offset greater than ±2.1V triggers DCP.
Offset Null (DC Offset) Adjustment
The IRAUDAMP9 is designed such that no output-offset nullification is required. DC offsets are
tested to be less than ±50 mV.
www.irf.com IRAUDAMP9 REV 1.0 Page 22 of 39
Over-Temperature Protection (OTP)
An external NTC resistor is placed in close proximity to the low-side Q5A IRFB4227 TO-220
MOSFET. If the thermistor temperature rises above 100 °C, the OTP is activated. The OTP
protection will shut down switching by pulling the CSD pin low and will recover once the
temperature at the NTC has dropped sufficiently. This temperature protection limit yields a PCB
temperature at the MOSFET of about 100 °C. This setting is limited by the PCB material and not
by the operating range of the MOSFET.
Thermal Considerations
Due to limited heat sink size, the IRAUDAMP9 is designed for high efficiency to deliver 1 kW rated
power for 1 minute at open-air room temperature ( starting w/ Tamb: ~22 - 25C)
However, the IRAUDAMP9 requires larger heatsink design to handle one-eighth of the continuous
rated power, which is generally considered to be a normal operating condition for safety
standards. If the user decides to increase the size of the heatsink or have a minimum forced air-
cooling, the daughter board can handle continuous rated power.
Figure 17. Thermal image of the heatsink assembly during 1/8 rated power burn-in test.
www.irf.com IRAUDAMP9 REV 1.0 Page 23 of 39
Short Circuit Protection Response
Figures 18-19 show over current protection reaction time of the IRAUDAMP9 in a short circuit
event. As soon as the IRS2092S detects an over current condition, it shuts down PWM. After one
second, the IRS2092S tries to resume the PWM. If the short circuit persists, the IRS2092S repeats
try and fail sequences until the short circuit is removed.
Figure 18. Positive-side OCP waveforms during short circuit test at 10W load condition.
VS pin
VS
p
in
Load current
CSD
Load
p
in
current
VS pin
www.irf.com IRAUDAMP9 REV 1.0 Page 24 of 39
Figure 19 Negative-side OCP waveforms during short circuit test at clipping condition.
www.irf.com IRAUDAMP9 REV 1.0 Page 25 of 39
+B
-B
VCC
-5V
+5V
POWER GND
GND
SYNC
U_AMP9_SYNC_PS
AMP9_SYNC_PS Rev1.0.Sch
INLEFT
CH1 O
SD
+B
-B
-5V
+5V
POWER GND
GND
SYNC
U_AMP9_PROT_VOL
AMP9_PROT_VOL rev1.0.Sch
SD
CH1 O
INLEFT
+B
-B
VCC
+5V
POWER GND
GND
-5V
U_AMP9_PWM_Ch1 only
AMP9_PWM_Ch1 only rev1.0.Sch
Figure 20 System Connection Diagram
Schematic Dia
g
rams
www.irf.com IRAUDAMP9 REV 1.0 Page 26 of 39
INLEFT
INRIGHT
PROTECTION1
CH1 O
CH2 O
NORMAL1
S3
SW-P B
1
2
3
6
5
4
P1
N/A
1
2
J8
N/A
+B
-B
SD
D20
1N4148
R89
4.7k
Z7
18V
Z8
36V
R91
100K
+5V
R85
68k
+5V
R103
82k
1A
1Y
2A
2Y
3A
3Y
GND
VCC
6A
6Y
5A
5Y
4A
4Y
U_1
74HC14
+5V
I
E
S
SW
S1A
SW-3WAY_A-B
CLK2
I
E
S
SW
S1B
SW-3WAY_A-B
EXT. CLK
J6
BNC
R98
100R R99
10k
R81
33K
R104
1K
Trip and restart
R110
5.76k
-B
R84
10K
Z9
82V
DC protect i on
OVP
DCP
+B
UVP
OT
CSt ar t
+B
-B
-5V
+5V
POWER GND
GND
+B
-B
-5V
+5V
T
O
S
SW
S2A
SW-3WAY_A-B
C70
100pF, 50V
R100
5K POT
SYNC
CLK1
DCP
R95
47K
Q8
MMBT5551
OE
GND
VDD
OUT
U14
CSX750P
+5V
1CLK
1CLR
1QA
1QB
1QC
1QD
GND
VCC
2CLK
2CLR
2QA
2QB
2QC
2QD
U13
SN74LV393A R94
100R
R82
47R
MUTE
C62
0.1uF, 16V
Q9
MMBT5551
Q12
MMBT5551
Q14
MMBT5551
Q10
MMBT5401
Q13
MMBT5401
R87
100K
R92
10k
R96
47K
C67
0.1uF, 100V
R86
47K
R97
68k
R111
47K
R123
47K
D19
1N4148
D21
1N4148
R90
100R
C66
100uF, 16V
C65
10uF, 16V
C69
10uF, 16V
C64
10uF, 16V
R80
100R C63
0.1uF, 16V
C68
0.1uF, 16V
R88
47R
R101
47R
R107
47R
R102
330R
R106
1K
R129
47K
R105
47K
R117
100K
R112
100K
R116
100K R119
100K
R118
100K
R113
5.76k
R120
5.76k
R126
5.76k
R124
5.76k
R127
5.76k
R108
100K
C71
330uF, 16V R121
1k
VSS
8
VR0
7
VR1
6
CLK
5
VDD 1
CS 2
SDATA 3
SIMUL 4
U_2
3310IR02
R130
CT2265
C80
10nF, 50V
CS
SDATAI
SCLK
CS
SDATAI
SCLK
J7
1418-ND
R114
100R
J9
1418-ND
R128 0R0
ZCE N
CS
SDATAI
VD+
DGRD
SCLK
SDATAO
MUTE
AINL
AGNDR
AOUTL
VA-
VA+
AOUTR
AGNDL
AINR
U_3
CS3310
R131
100R
R132
100K
C77
10uF, 50V
C75
10uF, 50V
R109
100K
R133 47R
R134 47R
R115 10R
R135
47R
C1
10uF, 50V
CS
SDATAI
SCLK
GND
-5V
+5V
+5V -5V
+5V
CS
SDATAI
MUTE
+5V
R153
0R0
C79
10uF, 16V
C78
0.1uF, 16V
R156
open
R157
open
CH2
CH1
unstuff for AMP9
R122 0R0
Trip-Restart
Figure 21 Mother Board Schematic Diagram
Housekeeping Protection and Volume Control Circuit
www.irf.com IRAUDAMP9 REV 1.0 Page 27 of 39
R40
3.3K
L4
22uH
R38 100K
R58
200K
C37
OPEN
C32
150pF
CH1 OUT
CH1 IN
CH2 O
-B
6
+B
15
+B
16
-B
7
CH1 O
9
CH2 O
1
CH2 O
2
CH1 O
10
-B
5
CH2O
3
CH2 O
4
-B
8
CH1 O
11
CH1 O
12
+B
14 +B
13
J4
C33
10uF, 50V
CH1 O
1
2
3
J3
277-1272
-B
+B
CH1 O
INLEFT
+B
-B
VCC
+5V
POWER GND
GND
+B
-B
VCC
+5V
R39 1 K
R43
2.2k
1
2
J1
277-1022
C46
1200uF, 100V R59
200K
-5V-5V
C34
2.2uF, 275V
D23
RS1DB
SIGNAL GND1 3
VSS 2
PWM1 1
SIGNAL GND1 5
SIGNAL GND1 4
NC 6
J2
PWM2 12
VAA 10
SD 11
SIGNAL GND2 8
VCC 7
SIGNAL GND2 9
J10
-B
R154
1K
C72
2.2nF
R15 2
0 R
SD
VCC
VSS fo r AMP 9
VAA for AMP9
IN1 for AMP9
+5V
-5V
IN1 for AMP9
VSS fo r A MP 9
-5V
C45
1200uF, 100V
C47
1200uF, 100V
C48
1200uF, 100V
Q9A
MMBT5 5 5 1
-B
D5A
R45 A
47k
Trip-Restart
High Output Peak Shutdown (HOPS) ckt.
INLEFT_1
Figure 22 Mother Board Schematic Diagram
Input / Output Power Connection
www.irf.com IRAUDAMP9 REV 1.0 Page 28 of 39
C21
0.0068uF, 50V
+B
R17
18.7k
R15
4.7k 1%
R18
1.00k 1%
D2
B180
-B
VCC
+B
-B
R1
10R
VCC
R3
10K
-5V
B
C E
Q1
FZT8 55 TA
Z2
56V
+5V
POWER GND
GND
+B
-B
VCC
-5V
-B
Z1
15V
Q2
MMBTA 9 2
+B
+5V
+5V
SYNCSYNC
BST
PRE
SW
IS
PGND
OUT
SS
AGNDRAMP
RT
FB
COMP
SYNC
VIN
SD
VCC
U3
LM5574
C9
0.022uF, 50V
C18
0.0022uF, 100V
C14
0.0082uF, 50V
R8
47R
SYNC3
SYNC2
SYNC1
SD3
SD3
Z4
5V
D3
B1100
R5
10K
R2
10K
R7
10K
L2
470uH
D4
B180
C11
0.022uF, 50V
C25
0.022uF, 50V
R29
47R
R12
47R
C13
0.470uF, 16V
C22
0.0022uF, 100V
C19
0.0082uF, 50V
C28
0.0082uF, 50V
R19
20.5k
R36
1.00k 1%
R14
10R
C20
330pF, 100V
B
C E
Q18
PZT2222A
Z10
5.6V
R6
20k
Q20 PZT2907AT1
-B
R13
1.00k
C3
4.7uF, 100V
C4
1uF, 100V
C16
4.7uF, 50V
C86
4.7uF, 100V
R146
47.5k
BST
PRE
SW
IS
PGND
OUT
SS
AGNDRAMP
RT
FB
COMP
SYNC
VIN
SD
VCC
U4
LM5574
C23
4.7uF, 100V
C24
1uF, 100V
C26
0.470uF, 16V
R32
18.7k
C30
0.0068uF, 50V
R145
47.5k
R37
20.5k
C31
0.0022uF, 100V
R31
4.7k 1%
C27
4.7uF, 50V
C85
4.7uF, 100V
R30
10R
C29
330pF, 100V
Z12
5.6V
R142
20k
C6
4.7uF, 100V
C7
1uF, 100V
Z3
56V
B
CE
Q3
FZT8 55 TA
C10
0.470uF, 16V
R144
47.5k
R11
18.7k
C17
0.0068uF, 50V
R16
20.5k
D1
B180
R9
10R
C15
330pF, 100V
L3
470uH
L1
470uH R10
8.66k
C12
4.7uF, 50V
C84
4.7uF, 100V
BST
PRE
SW
IS
PGND
OUT
SS
AGNDRAMP
RT
FB
COMP
SYNC
VIN
SD
VCC
U2
LM5574
R4
10R
R147
10R
R149
10R
R150
4.7R
C2
10uF, 16V
C82
10uF, 16V
C83
10uF, 16V
-Vout_PS
-5V
12V
7V
-7V
R141
0R0
+B
R148
0R0
R151
0R0
C35
10uF, 16V
For AMP9
For AMP9
For AMP9
For AMP9
Figure 23 Mother Board Schematic Diagram :
DCDC converter for Vaa
,
Vss Vcc bias
p
ower su
pp
lies
www.irf.com IRAUDAMP9 REV 1.0 Page 29 of 39
D4 R1
100R
R7 10R
R19
8.2k
R13
3.3K
R17
2.2k
D6
R9
10R
R30
0R
R32
0R
R5
open
R41
5.6k
R43
3.6k
R25
10K
C18
3.3uF
R40
33k
+B
VCC
R12
4.7K
R3
10R
D1
VSS
VAA
GND1
10uFC10
R21 470
C23
1nF
C21
1nF
CH1- input
R26
4.7R
C35
0.1uF
R35
1R
R52
75k
R50
75k
LO 11
VS 13
HO 14
VCC 12
GND
2
VAA
1
COM 10
DT 9
OCSET
8
IN-
3
COMP
4
CSD
5
VSS
6
VRE F
7
VB 15
CSH 16
U1 IRS 2092S
C1
1nF
C30
10nF
CH1 Output
+75V Bus
+5V
-5V
Audio Gnd 1
-75V Bus
GND2
SD
VCC
CH1 O
+B
-B
C3
10uF
22uF
C5
C12
3.3uF
IRAUDAMP9-1.7-kW Single Channel Daughter Board
7
8
9
10
11
12
J1-B
A26568-ND
Drawn by: ISRAEL SERRANO
R46
3.01k
P1
1K
SCH_AMP9_DB_2092_BUF-TO220-Rev 1.0
-B
+75V Bus
-75V Bus
Q6A
IRFB4227
Q5A
IRFB4227
Q6B
IRFB4227
Q5B
IRFB4227
Q8
ZXTP25100BFH
Q2
ZXTP25100BFH
Q9
ZXTN25100BFH
Q3
ZXTN25100BFH
VB
DS1
-B
R21A
4.7R
R20A
10K
R21B
4.7R
R20B
10K
R23A
4.7R
R23B
4.7R
R22A
10K
R22B
10K
R44
0R
R45
0R
1
2
3
4
5
6
J1-A
A26568-ND
D7
C34
0.47 uF 250V
C33
0.47 uF 250V
Heat sink
Rp1
0 R
Q6C
IRFB4227
Q5C
IRFB4227
R21C
4.7R
R20C
10K
R23C
4.7R
R22C
10K
VAA
IN-1
IRS2092S -TO220 Buffered Module Schematic Diagram
OCset
1
2
3
4
16
15
14
13
5
6
7
8
12
11
10
9
J2-A
A26578-ND
1
2
3
4
16
15
14
13
5
6
7
8
12
11
10
9
J2-B
A26578-ND
to LPF
C100
0.1uF
Q100
ZXTN25100BFH
VSS
SD
R102 10k
OTP1
R101 4.7k
R103
715R
R104
4.7k Q101
ZXTP25100BFH
VSS
TH1
TH2.2k
C36
1 nF
C37
1 nF
R105 10k
VSS
C32
2.2uF
C31
2.2uF
R37
10R
R36
10R
OPTIONAL-
(Uns t uff fo r
1kW-AMP9)
Figure 24 IRAUDAMP9 Schematic Diagram for Daughter Board
www.irf.com IRAUDAMP9 REV 1.0 Page 30 of 39
IRAUDAMP9 Fabrication Bill Of Materials (BOM)
Table 1 IRAUDAMP9 Mother Board’s BOM
Item PN Designator Qty 'Description Vendor
1 565-1106-ND C1, C33, C75, C77 4 CAP 10UF 50V ELECT SMG RAD Digikey
2 PCC13491CT-ND C2, C82, C83 3 CAP 10UF 16V CERAMIC X7R 1206 Digikey
3 565-1147-ND
C3, C6, C23, C84,
C85, C86 6 CAP 4.7UF 100V ELECT SMG RAD Digikey
4 490-1857-1-ND C4, C7, C24 3 CAP CER 1.0UF 100V 10% X7R 1210 Digikey
5 490-1644-1-ND C9, C11, C25 3 CAP CER 22000PF 50V 5% C0G 0805 Digikey
6 478-1403-1-ND C10, C13, C26 3 CAP CERM .47UF 10% 16V X7R 0805 Digikey
7 490-1864-1-ND C12, C16, C27 3 CAP CER 4.7UF 50V 10% X7R 1210 Digikey
8 445-2685-1-ND C14, C19, C28 3 CAP CER 8200PF 50V C0G 5% 0805 Digikey
9 PCC1982CT-ND C15, C20, C29 3 CAP 330PF 100V CERAMIC X7R 0805 Digikey
10 478-3772-1-ND C17, C21, C30 3 CAP CERM 6800PF 5% 50V X7R 0805 Digikey
11 478-3746-1-ND C18, C22, C31 3 CAP CERM 2200PF 5% 100V X7R 0805 Digikey
12 445-2378-1-ND C32 1 CAP CER 150PF 3000V C0G 10% 1812 Digikey
13 399-5432-ND C34 1 CAP FILM PP 2.2UF 275/280VAC X2 Digikey
14 PCE3101CT-ND
C35, C64, C65, C69,
C79 5 CAP 10UF 16V ELECT FC SMD Digikey
15 PCC1931CT-ND C39 1 CAP 2.2UF 16V CERAMIC X7R 1206 Digikey
16 478-1281-1-ND C40 1 CAP CERM 33PF 5% 100V NP0 0805 Digikey
17 565-1161-ND C45, C46, C47, C48 4 CAP 1200UF 100V ELECT SMG RAD Digikey
18 PCC1812CT-ND C62, C63, C68, C78 4 CAP .1UF 16V CERAMIC X7R 0805 Digikey
19 565-1037-ND C66 1 CAP 100UF 16V ELECT SMG RAD Digikey
20 445-1418-1-ND C67 1 CAP CER .10UF 100V X7R 10% 0805 Digikey
21 PCC101CGCT-ND C70 1 CAP 100PF 50V CERM CHIP 0805 SMD Digikey
22 493-1042-ND C71 1 CAP 330UF 16V ELECT VR RADIAL Digikey
23 445-2322-1-ND C72 1 CAP CER 2200PF 100V C0G 5% 0805 Digikey
24 PCC103BNCT-ND C80 1 CAP 10000PF 50V CERM CHIP 0805 Digikey
25 B180DICT-ND D1, D2, D4 3 DIODE SCHOTTKY 80V 1A SMA Digikey
26 B1100-FDICT-ND D3 1 DIODE SCHOTTKY 100V 1A SMA Digikey
27 D5A 1 BAV19WS-7-F
28
1N4148WDICT-ND,
1N4148WTPMSCT-ND D8, D19, D20, D21 4
DIODE SWITCH 75V 400MW SOD-123,
150MA Digikey
29 1N5819HW-FDICT-ND D11 1 DIODE SCHOTTKY 40V 1A SOD123 Digikey
30 RS1DB-FDICT-ND D23 1 DIODE FAST REC 200V 1A SMB Digikey
31 277-1271-ND J1 1
CONN TERM BLOCK 2POS 9.52MM
PCB Digikey
32 A26453-ND J2 1
CONN RECEPT 6POS .100 VERT
DUAL Digikey
33 277-1272-ND J3 1
CONN TERM BLOCK 3POS 9.52MM
PCB Digikey
34 A26454-ND J4 1
CONN RECEPT 8POS .100 VERT
DUAL Digikey
35 A32248-ND J6 1
CONN JACK BNC R/A 50 OHM PCB
TIN Digikey
36 CP-1418-ND J7 1 CONN RCA JACK R/A BLACK PCB Digikey
37 ED1567-ND J8 1
TERMINAL BLOCK 7.50MM VERT
2POS Digikey
www.irf.com IRAUDAMP9 REV 1.0 Page 31 of 39
38 A26453-ND J10 1
CONN RECEPT 6POS .100 VERT
DUAL Digikey
39 513-1051-1-ND L1, L2, L3 3 INDUCTOR SHIELD PWR 470UH SMD Digikey
40 7G31A-220M-R L4 1 22uH Ferrite Inductor Sagami 7G31Z - R
Sagami
Inductors,
Inc
41 160-1143-ND
LED for NORMAL1
(GREEN) 1 LED 3MM GREEN TRANSPARENT Digikey
42 160-1140-ND
PROTECTION1
(RED) 1 LED 3MM HI-EFF RED TRANSPARENT Digikey
43 FZT855TA Q1, Q3 2 TRANS NPN 150V 4000MA SOT-223 Digikey
44 MMBTA92DICT-ND Q2 1 TRANSISTOR PNP -300V SOT-23 Digikey
45 MMBT5401DICT-ND Q10, Q13 2
TRANS 150V 350MW PNP SMD SOT-
23 Digikey
46 MMBT5551-7DICT-ND
Q8, Q9, Q9A, Q12,
Q14 5
TRANS 160V 350MW NPN SMD SOT-
23 Digikey
47 PZT2222ACT-ND Q18 1 TRANS AMP NPN GP 40V .5A SOT-223 Digikey
48 PZT2907AT1GOSCT-ND Q20 1
TRANS SS SW PNP 600MA 60V
SOT223 Digikey
49 PT10XCT-ND R1, R4 2 RES 10 OHM 1W 5% 2512 SMD Digikey
50 P10KACT-ND
R2, R3, R5, R7, R84,
R92, R99 7 RES 10K OHM 1/8W 5% 0805 SMD Digikey
51 P20KACT-ND R6, R142 2 RES 20K OHM 1/8W 5% 0805 SMD Digikey
52 P47ACT-ND
R8, R12, R29, R56,
R82, R88, R101,
R107, R133, R134,
R135 11 RES 47 OHM 1/8W 5% 0805 SMD Digikey
53 PT10XCT-ND R9, R14, R30 3 RES 10 OHM 1W 5% 2512 SMD Digikey
54 RHM10.0KCRCT-ND R10 1 RES 10K OHM 1/8W 1% 0805 SMD Digikey
55 P18.7KCCT-ND R11, R17, R32 3 RES 18.7K OHM 1/8W 1% 0805 SMD Digikey
56 P1.00KCCT-ND R13 1 RES 1.00K OHM 1/8W 1% 0805 SMD Digikey
57 P4.7KCCT-ND R15, R31 2 RES 4.70K OHM 1/8W 1% 0805 SMD Digikey
58 P20.5KCCT-ND R16, R19, R37 3 RES 20.5K OHM 1/8W 1% 0805 SMD Digikey
59 P1.00KCCT-ND R18, R36 2 RES 1.00K OHM 1/8W 1% 0805 SMD Digikey
60 PPC100KW-3JCT-ND R38 1 RES 100K OHM METAL FILM 3W 5% Digikey
61 P1.0KECT-ND R39 1 RES 1.0K OHM 1/4W 5% 1206 SMD Digikey
62 P3.3KZCT-ND R40 1 RES 3.3K OHM 1/10W .1% 0805 SMD Digikey
63 P22KACT-ND R41 1 RES 22K OHM 1/8W 5% 0805 SMD Digikey
64 PT2.2KXCT-ND R43 1 RES 2.2K OHM 1W 5% 2512 SMD Digikey
65 PT10XCT-ND R45A 1 RES 10 OHM 1W 5% 2512 SMD Digikey
66 311-470ARCT-ND R46 1 RES 470 OHM 1/8W 5% 0805 SMD Digikey
67
311-1.0KARCT-ND,
P1.0KACT-ND
R51, R104, R106,
R121, R154 5 RES 1.0K OHM 1/8W 5% 0805 SMD Digikey
68 P200KACT-ND R58, R59 2 RES 200K OHM 1/8W 5% 0805 SMD Digikey
69 P100ECT-ND R80, R90, R94 3 RES 100 OHM 1/4W 5% 1206 SMD Digikey
70 P33KACT-ND R81 1 RES 33K OHM 1/8W 5% 0805 SMD Digikey
71 P47KACT-ND
R86, R95, R96,
R105, R111, R123,
R129, 7 RES 47K OHM 1/8W 5% 0805 SMD Digikey
72 P68KACT-ND R85, R97 2 RES 68K OHM 1/8W 5% 0805 SMD Digikey
73 P100KACT-ND
R87, R91, R108,
R109, R112, R116,
R117, R118, R119,
R132 10 RES 100K OHM 1/8W 5% 0805 SMD Digikey
www.irf.com IRAUDAMP9 REV 1.0 Page 32 of 39
74 P4.7KACT-ND R89 1 RES 4.7K OHM 1/8W 5% 0805 SMD Digikey
75 P100ACT-ND R98, R114, R131 3 RES 100 OHM 1/8W 5% 0805 SMD Digikey
76 3362H-502LF-ND R100 1 POT 5.0K OHM 1/4" SQ CERM SL ST Digikey
77 P330ACT-ND R102 1 RES 330 OHM 1/8W 5% 0805 SMD Digikey
78 P82KACT-ND R103 1 RES 82K OHM 1/8W 5% 0805 SMD Digikey
79 P5.76KFCT-ND
R110, R113, R120,
R124, R126, R127 6 RES 5.76K OHM 1/4W 1% 1206 SMD Digikey
80 P10ECT-ND R115 1 RES 10 OHM 1/4W 5% 1206 SMD Digikey
81
P0.0ACT-ND, P0.0ECT-
ND R122, R128, R153 3 RES ZERO OHM 1/4W 5% 1206 SMD Digikey
82 P3G7103-ND R130 1
POT 10K OHM 9MM VERT MET
BUSHING Digikey
83 RMCF1/100RCT-ND R141, R148, R151 3 RES 0.0 OHM 1/8W 0805 SMD Digikey
84 P47.5KCCT-ND R144, R145, R146 3 RES 47.5K OHM 1/8W 1% 0805 SMD Digikey
85 PT10XCT-ND R147, R149, 2 RES 10 OHM 1W 5% 2512 SMD Digikey
86 PT4.7XCT-ND R150 1 RES 4.7 OHM 1W 5% 2512 SMD Digikey
87 P0.0ECT-ND R152 1 RES ZERO OHM 1/4W 5% 1206 SMD Digikey
88 EG1944-ND S1, S2 2 SWITCH SLIDE DP3T .2A L=6MM Digikey
89 P8010S-ND S3 1 6MM LIGHT TOUCH SW H=5 Digikey
90 LM5574MT-ND U2, U3, U4 3 IC REG BUCK 75V 0.5A 16-TSSOP Digikey
91 296-1089-1-ND U8 1 IC SINGLE INVERTER GATE SOT23-5 Digikey
92 296-11643-1-ND U13 1 DUAL 4-BIT BINARY COUNTERS Digikey
93 300-8001-1-ND U14 1 OSCILLATOR 1.5440 MHZ SMT Digikey
94 296-1194-1-ND U_1 1 IC HEX SCHMITT-TRIG INV 14-SOIC Digikey
95 3310IR02 U_2 1 Tachyonix
96 598-1599-ND U_3 1
Amplifiers - Audio Stereo Digital Volume
Control
Digikey /
Mouser
97 BZT52C15-7DICT-ND Z1 1 DIODE ZENER 15V 500MW SOD-123 Digikey
98
MMSZ5263BT1OSCT-
ND Z2, Z3 2 DIODE ZENER 500MW 56V SOD123 Digikey
99 BZT52C5V1-7DICT-ND Z4 1 DIODE ZENER 5.1V 500MW SOD-123 Digikey
100 BZT52C18-FDICT-ND Z7 1 DIODE ZENER 500MW 18V SOD123 Digikey
101 BZT52C36-7DICT-ND Z8 1 DIODE ZENER 36V 500MW SOD-123 Digikey
102
MMSZ5268BT1GOSCT-
ND Z9 1 DIODE ZENER 82V 500MW SOD-123 Digikey
103 BZT52C5V6-FDICT-ND Z10, Z12 2 DIODE ZENER 5.6V 500MW SOD123 Digikey
104 BZT52C5V6-FDICT-ND Z10, Z13 3 DIODE ZENER 5.6V 500MW SOD124 Digikey
105 BZT52C5V6-FDICT-ND Z10, Z14 4 DIODE ZENER 5.6V 500MW SOD125 Digikey
www.irf.com IRAUDAMP9 REV 1.0 Page 33 of 39
Table 2 IRAUDAMP9 Daughter Board’s Bill of Materials
Item Digikey / Mouser PN Designator Description Qty
1 445-2325-1-ND C1, C21, C23 CAP CER 1000PF 250V C0G 5% 0805 3
2 490-1867-1-ND C3 CAP CER 10UF 25V 10% X7R 1210 1
3 T491A226K025AT C5 CAP TANTALUM 22UF 25V 10% SMD 1
4 490-1867-1-ND C10 CAP CER 10UF 25V 10% X7R 1210 1
5 445-1432-1-ND C12, C18 CAP CER 3.3UF 50V X7R 20% 1210 2
6 PCC103BNCT-ND C30 CAP 10000PF 50V CERM CHIP 0805 1
7 490-1867-1-ND C31, C32 CAP CER 10UF 25V X7R 10% 1210 2
8 478-3988-1-ND C33, C34 CAP CER 0.47UF 250V X7R 1812 2
9 399-4678-1-ND C35 CAP CER 0.1UF 250V X7R 1206 1
10 478-5552-1-ND C36, C37 CAP CER 1000PF 250V X7R 1206 2
11 445-2686-1-ND C100 CAP CER 0.1UF 10V SL 5% 0805 1
12 BAV19WS-FDICT-ND D1
DIODE SWITCH 100V 200MW
SOD323 1
13 1N4148WS-FDICT-ND D4 DIODE SWITCH 75V 200MW SOD323 1
14 MURA120T3GOSCT-ND D6 DIODE ULTRA FAST 1A 200V SMA 1
15 ES1DFSCT-ND D7
DIODE ULTRAFAST 200V 1A DO-
214AC 1
16 160-1645-1-ND DS1 LED 468NM BLUE CLEAR 0805 SMD 1
17 A26568-ND J1-A, J1-B
CONN HEADER VERT 6POS .100
30AU 2
18 A26578-ND J2-A, J2-B
CONN HEADER VERT .100 16POS
30AU 2
19 ST32ETB102CT-ND P1
POT 1.0K OHM 3MM CERM SQ TOP
SMD 1
20 ZXTP25100BFHCT-ND Q2, Q8, Q101 TRANSISTOR PNP 100V 2A SOT23-3 3
21 ZXTN25100BFHCT-ND Q3, Q9, Q100 TRANSISTOR NPN 100V 3A SOT23- 3
22 IRFB4227PBF
Q5A, Q5C, Q6A, Q6C
200V 65A N-Channel MOSFET
TO 220 4
23 P100ACT-ND R1 RES 100 OHM 1/8W 5% 0805 SMD 1
24 P10ACT-ND R3 RES 10 OHM 1/8W 5% 0805 SMD 1
25 P3.3KACT-ND R5 RES 3.3K OHM 1/8W 5% 0805 SMD 1
26 P10ECT-ND R7 RES 10 OHM 1/4W 5% 1206 SMD 1
27 P10ACT-ND R9 RES 10 OHM 1/8W 5% 0805 SMD 1
28 P4.7KACT-ND R12 RES 4.7K OHM 1/8W 5% 0805 SMD 1
29 P8.2KACT-ND R13 RES 8.2K OHM 1/8W 5% 0805 SMD 1
30 P2.2KACT-ND R17 RES 2.2K OHM 1/8W 5% 0805 SMD 1
31 P8.2KACT-ND R19 RES 8.2K OHM 1/8W 5% 0805 SMD 1
32 P10KACT-ND
R20A, R20B, R20C,
R22A, R22B, R22C, R25 RES 10K OHM 1/8W 5% 0805 SMD 7
33 RHM470CRCT-ND R21 RES 470 OHM 1/8W 1% 0805 SMD 1
34 P4.7ACT-ND
R21A, R21B, R21C,
R23A, R23B, R23C, R26 RESISTOR 4.7 OHM 1/8W 5% 0805 7
www.irf.com IRAUDAMP9 REV 1.0 Page 34 of 39
35 P0.0ACT-ND R30, R32, R44, R45 RES 0.0 OHM 1/8W 0805 SMD 4
36 P1.0ACT-ND R35 RESISTOR 1.0 OHM 1/8W 5% 0805 1
37 PT10XCT-ND R36, R37 RES 10 OHM 1W 5% 2512 SMD 2
38 RHM33KARCT-ND R40 RES 33K OHM 1/8W 5% 0805 SMD 1
39 P10KACT-ND R41 RES 10K OHM 1/8W 5% 0805 SMD 1
40 P3.6KACT-ND R43 RES 3.6K OHM 1/8W 5% 0805 SMD 1
41 RHM3.01KCCT-ND R46 RES 3.01K OHM 1/8W 1% 0805 SMD 1
42 RT1206FRE0775KL-ND R50, R52 RES 75.0K OHM 1/8W 1% SMD 1206 2
43 RHM4.7KARCT-ND R101, R104 RES 4.7K OHM 1/8W 5% 0805 SMD 2
44 RHM10KARCT-ND R102, R105 RES 10K OHM 1/8W 5% 0805 SMD 2
45 RT1206FRE07715RL-ND R103 RES 715 OHM 1/8W .5% SMD 1206 1
46 RT0805FRE07470RL-ND Rp1 RES 470 OHM 1/8W 1% 0805 SMD 1
47 BC2304-ND TH1
THERMISTOR NTC 2.2K OHM
LEADED 1
48 IRS2092S U1 High and Low Side Driver 1
Table 3 IRAUDAMP9 Mechanical Bill of Materials
No P/N Description Quantity Vendor
1 7-342-2PP-BA To220 Heatsink 15W HTSNK assy 1 2 Digi-Key
2 Silpad insulator pad 4
3 Lock Washer 4
4 mounting screws / nuts 4 sets
5 plastic TO220-bushing 4
6 Standoff 6
7 AMP9 PCB MB IRAUDAMP9 Main Board 1
8 AMP9 PCB DB IRAUDAMP9 Daughter Board 1
www.irf.com IRAUDAMP9 REV 1.0 Page 35 of 39
IRAUDAMP9 PCB Specifications:
1. Two Layers SMT PCB with through holes
2. 1/16 thickness
3. 2/0 OZ Cu
4. FR4 material
5. 10 mil lines and spaces
6. Solder Mask to be Green enamel EMP110 DBG (CARAPACE) or Enthone Endplate DSR-
3241or equivalent.
7. Silk Screen to be white epoxy non conductive per IPC–RB 276 Standard.
8. All exposed copper must finished with TIN-LEAD Sn 60 or 63 for 100u inches thick.
9. Tolerance of PCB size shall be 0.010 –0.000 inches
10. Tolerance of all Holes is -.000 + 0.003”
11. PCB acceptance criteria as defined for class II PCB’S standards.
Gerber Files Apertures Description:
All Gerber files stored in the attached CD-ROM were generated from Protel Altium Designer Altium
Designer 6.
1. .gtl Top copper, top side
2. .gbl Bottom copper, bottom side
3. .gto Top silk screen
4. .gbo Bottom silk screen
5. .gts Top Solder Mask
6. .gbs Bottom Solder Mask
7. .gko Keep Out,
8. .gm1 Mechanical1
9. .gd1 Drill Drawing
10. .gg1 Drill locations
11. .txt CNC data
12. .apr Apertures data
Additional files for assembly that may not be related with Gerber files:
13. .pcb PCB file
14. .bom Bill of materials
15. .cpl Components locations
16. .sch Schematic
17. .csv Pick and Place Components
18. .net Net List
19. .bak Back up files
20. .lib PCB libraries
www.irf.com IRAUDAMP9 REV 1.0 Page 36 of 39
Figure 25 IRAUDAMP9 Mother board PCB Top Overlay (Top View)
www.irf.com IRAUDAMP9 REV 1.0 Page 37 of 39
Figure 26 IRAUDAMP9 Mother board PCB Bottom Layer (Top View)
www.irf.com IRAUDAMP9 REV 1.0 Page 38 of 39
Figure 27 IRAUDAMP9 Daughter board PCB Top Overlay (Top View)
Figure 28 IRAUDAMP9 Daughter board PCB Bottom Layer (Top View)
www.irf.com IRAUDAMP9 REV 1.0 Page 39 of 39
Revision changes descriptions
Revision Changes description Date
Rev D2 Release for pre-production. Aug, 18 2011
Rev E3 Release for pre-production. Mar. 18, 2011
Rev 1.0 Release for production. Mar. 25, 2011
WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245 Tel: (310) 252-7105
Data and specifications subject to change without notice. 03/25/2011