DS077-1 (v1.0) No vember 15, 2001 www.xilinx.com 1
Preliminary Product Specification 1-800-255-7778
© 2001 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at http://www.xilinx.com/legal.htm.
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.
Introduction
The Spartan™-IIE 1.8V Field-Programmable Gate Array
family gives users high performance, abundant logic
resources, and a rich feature set, all at an e x ceptionally low
price. The f ive-member family offers de ns ities ranging f rom
50,000 to 300,0 00 system gates, as shown in Table 1. Sy s-
tem perform anc e is supported beyond 200 MHz.
Spar tan-IIE devices deliver more gates, I/Os, an d features
per dollar than other FPGAs by combining advanced pro-
cess technology with a streamlined architecture based on
the prov en Virt e x™-E platf orm. Features include bl ock RAM
(to 64K bits), distributed RAM (to 98,304 bits), 19 selectable
I/O standards, and four DLLs (Delay-Locked Loops). Fast,
predictabl e interconnect means that successive design iter-
ations continue to meet timing requirements.
The Spartan-IIE family is a superior alternative to
mask-programmed ASICs. The FPGA av oids the initial cost,
lengthy development cycles, and inherent risk of
conventional ASICs. Also, FPGA programmability permits
design upgrades in the field with no ha rdware replaceme nt
necessary (impossible with ASICs).
Features
• Second generation ASIC replacement technology
- Dens ities as high as 6,912 logic cells with u p to
300,000 system gates
- Streamlined features based on Virt ex-E
architecture
- Unlimited in-system re programmability
- Ver y low cost
• S y stem level feat ures
- SelectRAM+™ hierarchical memory:
·16 bits/LUT distributed RAM
·Configurable 4K-bit true dual-por t block RAM
·Fast interfaces to external RAM
- F ully 3.3V PCI com plia nt to 64 bits a t 66 MHz and
CardBus compliant
- Low-power segmented routing architecture
- Full readback ability fo r verification/observabilit y
- Dedicated carr y logi c for high -spe ed arithm et ic
- E fficient multiplier support
- Cascade chain for wide-input functions
- Ab undant registers/latches with enable , set, reset
- Four dedicated DLLs for advanced clock control
- Four primary low-skew global clock distribution nets
- I EEE 1149. 1 comp ati ble boundar y scan logic
•Versatile I/O and packaging
- Low cost packages available in all densities
- Family footprint compatibility in common packages
- 19 high-perf ormance interf ace standards, including
LVDS and LVPECL
- Up to 120 differential I/O pairs that can be i nput,
output, or bidirectional
- Z ero hold time simplifies system timing
•Fully s upported by powerful Xilinx ISE deve lopment
system
- F ully autom atic mapping, placement, and routing
- I ntegrated with design entry and verification tools
0Spartan-IIE 1.8V FPGA Family:
Introduction and Ordering
Information
DS077-1 (v1.0) November 15, 2001 00Preliminary Product Speci fication
R
Table 1: Spar tan-IIE FPGA Family Members
Device Logic
Cells
Typical
System Gate Rang e
(Logic and RAM)
CLB
Array
(R x C) Total
CLBs
Maximum
Available
User I/O
Maximum
Differentia l
I/O Pai rs Distributed
RAM Bits Block
RAM Bits
XC2S50E 1,728 23,000 - 50,000 16 x 24 384 182 84 24,576 32K
XC2S100E 2,700 37,000 - 100,000 20 x 30 600 202 86 38,400 40K
XC2S150E 3,888 52,000 - 150,000 24 x 36 864 263 114 55,296 48K
XC2S200E 5,292 71,000 - 200,000 28 x 42 1,176 289 120 75,264 56K
XC2S300E 6,912 93,000 - 300,000 32 x 48 1,536 329 120 98,304 64K