TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 Ultra Low Power Stereo Audio Codec With miniDSP, DirectPath Headphone, and Stereo Class-D Speaker Amplifier Check for Samples: TLV320AIC3262 FEATURES * 1 * * * * * * SE Line-Ins Microphone (Analog or Digital) * * * * Stereo Audio DAC with 101dB SNR 2.7mW Stereo 48kHz DAC Playback Stereo Audio ADC with 93dB SNR 5.6mW Stereo 48kHz ADC Record 8-192kHz Playback and Record 30mW DirectPathTM Headphone Driver Eliminates Large Output DC-Blocking Capacitors 128mW Differential Receiver Output Driver Stereo Class-D Speaker Drivers - 1.7 W (8 , 5.5V, 10% THDN) - 1.4 W (8 , 5.5V, 1% THDN) Stereo Line Outputs PowerTuneTM - Adjusts Power vs. SNR Extensive Signal Processing Options Eight Single-Ended or 4 Fully-Differential Analog Inputs Stereo Digital and Analog Microphone Inputs Low Power Analog Bypass Mode Asynchronous Sample Rate Conversion Fully-programmable Enhanced miniDSP with PurePathTM Studio Support - Extensive Algorithm Support for Voice and Audio Applications ADC Level Control Mixer ADC PGA * * * APPLICATIONS * * * * * * * * * * * Three Audio Buses SAR ADC 8 SE / 4 Diff Inputs * PLL Two miniDSP Engines ASRC Mobile Handsets Tablets/eBooks Portable Navigation Devices (PND) Portable Media Player (PMP) Portable Gaming Systems Portable Computing Acoustic Echo Cancellation (AEC) Active Noise Cancellation (ANC) Noise Suppression (NS) Speaker Protection Advanced DSP algorithms DirectPathTM Headphone * * * * * * 2 Three Independent Digital Audio Serial Interfaces - TDM and mono PCM support on all Audio Serial Interfaces - 8-channel Input and Output on Audio Serial Interface 1 Programmable PLL, plus Low-Frequency Clocking Programmable 12-Bit SAR ADC SPI and I2C Control Interfaces 4.81 mm x 4.81 mm x 0.625 mm 81-Ball WCSP (YZF) Package AIC3262 CP DAC Receiver Mixer Outputs DAC 1.4 W Stereo Speaker (Class-D) 2 I C/SPI Bus 1 2 Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerTune is a trademark of Texas Instruments. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright (c) 2011, Texas Instruments Incorporated TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com DESCRIPTION The TLV320AIC3262 (also referred to as the AIC3262) is a flexible, highly-integrated, low-power, low-voltage stereo audio codec. The AIC3262 features digital microphone inputs and programmable outputs, PowerTune capabilities, enhanced fully-programmable miniDSP, predefined and parameterizable signal processing blocks, integrated PLL, and flexible audio interfaces. Extensive register-based control of power, input and output channel configuration, gains, effects, pin-multiplexing and clocks are included, allowing the device to be precisely targeted to its application. LOL Int. Ref. VREF_SAR VBAT TEMP SENSOR VBAT IN1L/AUX1 IN1R/AUX2 TEMP -6...29dB (1-dB Steps) -78...0dB IN1L RECP -78...0dB SAR ADC RECM LOR -78...0dB 6...30dB (6-dB Steps) IN1R -78...0dB SPKLP -6dB SPKLM -12, -6, 0dB IN1L/AUX1 IN2L IN3L IN4L LOL SPR_IN -78...0dB -12, -6, 0dB -12, -6, 0dB AGC DRC ADC Signal Proc. DAC Signal Proc. -6...14dB (1-dB Steps) Vol. Ctrl. -12, -6, 0dB Left ADC -6 dB 0>47.5dB (0.5-dB Steps) tPL HPL Left + DAC - -78...0dB Gain Adj. -36...0dB MAL LOL miniDSP Dig Mixer Volume -36...0dB miniDSP ASRC Dig Mixer Volume Audio Interface HPVSS_SENSE MAR 0>47.5dB (0.5-dB Steps) IN4R IN3R IN2R IN1R/AUX2 LOR Gain Adj. Right ADC -6 dB tPR -12, -6, 0dB -12, -6, 0dB -78...0dB ADC Signal Proc. DAC Signal Proc. AGC DRC Right - DAC + HPR Vol. Ctrl. -6...14dB (1-dB Steps) -78...0dB -12, -6, 0dB -12, -6, 0dB LOR SPR_IN -6dB Low Freq Clocking Digital Mic. Interrupt Ctrl Tertiary Audio IF Secondary Audio IF Primary Audio Interface Detection Supplies BCLK1 DIN1 WCLK1 BCLK2 WCLK2 BCLK3 DOUT2 DIN3 WCLK3 DOUT3 GPIO1 GPIO2 MCLK2 Pin Muxing / Clock Routing GPI2 Ref MCLK1 VREF_AUDIO Charge Pump GPO1 GPI1 GPI3 GPI4 Mic Bias VNEG CPFCM CPFCP CPVSS CPVDD_18 MICBIAS MICBIAS_EXT SLVDD SRVDD SPK_V AVDD3_33 RECVDD_33 IOVDD AVDD1_18 AVDD2_18 AVDD4_18 AVDD_18 HVDD_18 DVDD SLVSS SRVSS RECVSS IOVSS AVSS AVSS1 AVSS2 AVSS3 AVSS4 DVSS SCL SDA MICDET PLL DOUT1 SPI / I2C Control Block RESET SPKRM 6...30dB (6-dB Steps) DIN2 SPI_SELECT SPKRP B0395-04 Figure 1. Simplified Block Diagram 2 Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. DESCRIPTION (CONTINUED) The TLV320AIC3262 features two fully-programmable miniDSP cores that support application-specific algorithms in the record and/or the playback path of the device. The miniDSP cores are fully software programmable. Targeted miniDSP algorithms, such as active noise cancellation, acoustic echo cancellation or advanced DSP filtering are loaded into the device after power-up. Combined with the advanced PowerTune technology, the device can execute operations from 8kHz mono voice playback to stereo 192kHz DAC playback, making it ideal for portable battery-powered audio and telephony applications. The record path of the TLV320AIC3262 covers operations from 8kHz mono to 192kHz stereo recording, and contains programmable input channel configurations which cover single-ended and differential setups, as well as floating or mixing input signals. It also provides a digitally-controlled stereo microphone preamplifier and integrated microphone bias. One application of the digital signal processing blocks is removable of audible noise that may be introduced by mechanical coupling, e.g. optical zooming in a digital camera. The record path can also be configured as a stereo digital microphone Pulse Density Modulation (PDM) interface typically used at 64Fs or 128Fs. The playback path offers signal processing blocks for filtering and effects; headphone, line, receiver, and Class-D speaker outputs; flexible mixing of DAC; and analog input signals as well as programmable volume controls. The playback path contains two high-power DirectPathTM headphone output drivers which eliminate the need for ac coupling capacitors. A built in charge pump generates the negative supply for the ground centered headphone drivers. These headphone output drivers can be configured in multiple ways, including stereo, and mono BTL. In addition, playback audio can be routed to integrated stereo Class-D speaker drivers or a differential receiver amplifier. The integrated PowerTune technology allows the device to be tuned to just the right power-performance tradeoff. Mobile applications frequently have multiple use cases requiring very low-power operation while being used in a mobile environment. When used in a docked environment power consumption typically is less of a concern while lowest possible noise is important. With PowerTune the TLV320AIC3262 can address both cases. The required internal clock of the TLV320AIC3262 can be derived from multiple sources, including the MCLK1 pin, the MCLK2 pin, the BCLK1 pin, the BCLK2 pin, several general purpose I/O pins or the output of the internal PLL, where the input to the PLL again can be derived from similar pins. Although using the internal fractional PLL ensures the availability of a suitable clock signal, it is not recommended for the lowest power settings. The PLL is highly programmable and can accept available input clocks in the range of 512kHz to 50MHz. To enable even lower clock frequencies, an integrated low-frequency clock multiplier can also be used as an input to the PLL. The TLV320AIC3262 has a 12-bit SAR ADC converter that supports system voltage measurements. These system voltage measurements can be sourced from three dedicated analog inputs (IN1L/AUX1, IN1R/AUX2, or VBAT pins), or, alternatively, an on-chip temperature sensor that can be read by the SAR ADC. The TLV320AIC3262 also features three full Digital Audio Serial Interfaces, each supporting I2S, DSP/TDM, RJF, LJF, and mono PCM formats. This enables three simultaneous digital playback and record paths to three independent digital audio buses or chips. Additionally, the general purpose interrupt pins can be used to connect to a fourth digital audio bus, allowing the end system to easily switch in this fourth audio bus to one of the three Digital Audio Serial Interfaces. The device is available in the 4.81 mm x 4.81 mm x 0.625 mm 81-Ball WCSP (YZF) Package. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 3 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com Package and Signal Descriptions Packaging/Ordering Information PRODUCT PACKAGE PACKAGE DESIGNATOR OPERATING TEMPERATURE RANGE TLV320AIC3262 WCSP-81 YZF -40C to 85C ORDERING NUMBER TRANSPORT MEDIA, QUANTITY TLV320AIC3262IYZFT Tape and Reel, 250 TLV320AIC3262IYZFR Tape and Reel, 3000 Pin Assignments space space J DVDD GPIO1 DOUT3 DOUT2 GPI1 IOVSS DVDD WCLK1 DIN1 H IOVDD GPIO2 BCLK3 GPO1 SDA SCL IOVDD DOUT1 BCLK1 G MCLK2 RESET SPI_SELECT DIN3 WCLK3 WCLK2 DIN2 BCLK2 MCLK1 F VBAT IOVSS GPI4 GPI2 GPI3 DVSS AVDD_18 IN2R IN2L E SPKRP SPK_V DVSS AVSS2 AVSS3 AVSS1 AVSS IN3L IN3R D SRVDD SRVSS LOR HPVSS _SENSE IN4R IN1R/AUX2 IN1L/AUX1 VREF_SAR VREF _AUDIO C SPKRM SPKLM AVDD4_18 LOL AVDD2_18 MICBIAS MICBIAS _EXT AVDD1_18 IN4L B SLVSS SLVDD CPFCP CPVSS HPL HVDD_18 RECM RECP MICDET A SPKLP AVSS4 CPVDD_18 CPFCM VNEG HPR RECVDD_33 RECVSS AVDD3_33 9 8 7 6 4 3 2 1 5 P0044-07 Figure 2. WCSP-81 (YZF) Package Ball Assignments, Top View 4 Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 Table 1. TERMINAL FUNCTIONS - 81 Ball WCSP (YZF) Package WCSP (YZF) BALL LOCATION NAME I/O/P A1 AVDD3_33 P 3.3V Power Supply for Micbias A2 RECVSS P Receiver Driver Ground A3 RECVDD_33 P 3.3V Power Supply for Receiver Driver DESCRIPTION A4 HPR O Right Headphone Output A5 VNEG I/O Charge Pump Negative Supply A6 CPFCM I/O Charge Pump Flying Capacitor M terminal A7 CPVDD_18 P Power Supply Input for Charge Pump A8 AVSS4 P Analog Ground for Class-D A9 SPKLP O Left Channel P side Class-D Output B1 MICDET I/O Headset Detection Pin B2 RECP O Receiver Driver P side Output B3 RECM O Receiver Driver M side Output B4 HVDD_18 P Headphone Amp Power Supply B5 HPL O Left Headphone Output B6 CPVSS P Charge Pump Ground B7 CPFCP I/O B8 SLVDD P Left Channel Class-D Output Stage Power Supply B9 SLVSS P Left Channel Class-D Output Stage Ground C1 IN4L I Analog Input 4 Left C2 AVDD1_18 P 1.8V Analog Power Supply C3 MICBIAS_EXT O Output Bias Voltage for Headset Microphone. C4 MICBIAS O Output Bias Voltage for Microphone to be used for on-board Microphones C5 AVDD2_18 P 1.8V Analog Power Supply C6 LOL O Left Line Output C7 AVDD4_18 P 1.8V Analog Power Supply for Class-D C8 SPKLM O Left Channel M side Class-D Output C9 SPKRM O Right Channel M side Class-D Output D1 VREF_AUDIO O Analog Reference Filter Output D2 VREF_SAR I/O SAR ADC Voltage Reference Input or Internal SAR ADC Voltage Reference Bypass Capacitor Pin D3 IN1L/AUX1 I Analog Input 1 Left, Auxiliary 1 Input to SAR ADC (Special Function: Left Channel High Impedance Input for Capacitive Sensor Measurement) D4 IN1R/AUX2 I Analog Input 1 Right, Auxiliary 2 Input to SAR ADC (Special Function: Right Channel High Impedance Input for Capacitive Sensor Measurement) D5 IN4R I Analog Input 4 Right D6 HPVSS_SENSE I Headphone Ground Sense Terminal D7 LOR O Right Line Output D8 SRVSS P Right Channel Class-D Output Stage Ground D9 SRVDD P Right Channel Class-D Output Stage Power Supply E1 IN3R I Analog Input 3 Right E2 IN3L I Analog Input 3 Left E3 AVSS P Analog Ground E4 AVSS1 P Analog Ground E5 AVSS3 P Analog Ground E6 AVSS2 P Analog Ground E7 DVSS P Digital Ground Charge Pump Flying Capacitor P Terminal Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 5 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com Table 1. TERMINAL FUNCTIONS - 81 Ball WCSP (YZF) Package (continued) WCSP (YZF) BALL LOCATION NAME I/O/P DESCRIPTION E8 SPK_V P Class-D Output Stage Power Supply (Connect to SRVDD through a Resistor) E9 SPKRP O Right Channel P side Class-D Output F1 IN2L I Analog Input 2 Left F2 IN2R I Analog Input 2 Right F3 AVDD_18 P 1.8V Analog Power Supply F4 DVSS P Digital Ground Multi Function Digital Input 3 Primary: (SPI_SELECT = 1) F5 GPI3 ADC Bit Clock Input for Audio Serial Data Bus 1, 2, or 3 (Six-Wire Audio Interface) ADC Word Clock Input for Audio Serial Data Bus 1, 2, or 3 (Six-Wire Audio Interface) I Secondary: (SPI_SELECT = 0) I2C Address Bit 1 (I2C_ADDR0, LSB) Multi Function Digital Input 2 Primary: General Purpose Input Secondary: F6 GPI2 Audio Serial Data Bus 1 Data Input Audio Serial Data Bus 1 Data Input (L2/R2 or L3/R3 or L4/R4) Digital Microphone Data Input General Clock Input Low-Frequency Clock Input ADC Word Clock Input for Audio Serial Data Bus 1, 2, or 3 (Six-Wire Audio Interface) ADC Bit Clock Input for Audio Serial Data Bus 1, 2, or 3 (Six-Wire Audio Interface) I Multi Function Digital Input 4 Primary: (SPI_SELECT = 1) F7 GPI4 ADC Bit Clock Input for Audio Serial Data Bus 1, 2, or 3 (Six-Wire Audio Interface) ADC Word Clock Input for Audio Serial Data Bus 1, 2, or 3 (Six-Wire Audio Interface) I Secondary: (SPI_SELECT = 0) I2C Address Bit 2 (I2C_ADDR1, MSB) F8 IOVSS P Digital I/O Buffer Ground F9 VBAT I Battery Monitor Voltage Input G1 MCLK1 I Master Clock Input 1 Primary: Audio Serial Data Bus 2 Bit Clock Secondary: G2 6 BCLK2 I/O Audio Serial Data Bus 1 Data Input (L3/R3) Audio Serial Data Bus 1 Data Output (L3/R3) General Purpose Input General Purpose Output General CLKOUT Output ADC MOD Clock Output SAR ADC Interrupt INT1 Output INT2 Output General Clock Input Low-Frequency Clock Input Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 Table 1. TERMINAL FUNCTIONS - 81 Ball WCSP (YZF) Package (continued) WCSP (YZF) BALL LOCATION NAME I/O/P DESCRIPTION Primary: Audio Serial Data Bus 2 Data Input G3 DIN2 I Secondary: Digital Microphone Data Input Audio Serial Data Bus 1 Data Input (L2/R2) General Purpose Input Low-Frequency Clock Input Primary: Audio Serial Data Bus 2 Word Clock Secondary: G4 WCLK2 Audio Serial Data Bus 1 Data Input (L4/R4) Audio Serial Data Bus 1 Data Output (L4/R4) General Purpose Input General Purpose Output CLKOUT Output ADC MOD Clock Output SAR ADC Interrupt INT1 Output INT2 Output Low-Frequency Clock Input I/O Primary: Audio Serial Data Bus 3 Word Clock G5 WCLK3 I/O Secondary: General Purpose Output General Purpose Input Audio Serial Data Bus 1 Data Out (L4/R4) Low-Frequency Clock Input Primary: G6 DIN3 I Audio Serial Data Bus 3 Data Input Secondary: Audio Serial Data Bus 1 Data Input (L3/R3) G7 SPI_SELECT I Control Interface Select SPI_SELECT = `1': SPI Interface selected SPI_SELECT = `0': I2C Interface selected G8 RESET I Active Low Reset Master Clock 2 Primary: Clock Input G9 MCLK2 I Secondary: Digital Microphone Data Input Audio Serial Data Bus 1 Data Input (L3/R3 or L4/R4) Low-Frequency Clock Input Primary: H1 BCLK1 I/O Audio Serial Data Bus 1 Bit Clock Secondary: General Clock Input Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 7 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com Table 1. TERMINAL FUNCTIONS - 81 Ball WCSP (YZF) Package (continued) WCSP (YZF) BALL LOCATION NAME I/O/P DESCRIPTION Primary: Audio Serial Data Bus 1 Data Output Secondary: Audio Serial Data Bus 1 Data Output (L1/R1) General Purpose Output CLKOUT Output SAR ADC Interrupt INT1 Output INT2 Output H2 DOUT1 O H3 IOVDD P H4 SCL I/O I2C Interface Serial Clock (SPI_SELECT = 0) SPI interface mode chip-select signal (SPI_SELECT = 1) H5 SDA I/O I2C interface mode serial data input (SPI_SELECT = 0) SPI interface mode serial data input (SPI_SELECT = 1) Digital I/O Buffer Supply Multifunction Digital Output 1 Primary: (SPI_SELECT = 1) Serial Data Output Secondary: (SPI_SELECT = 0) H6 GPO1 General Purpose Output CLKOUT Output ADC MOD Clock Output SAR ADC Interrupt INT1 Output INT2 Output Audio Serial Data Bus 1 Data Output (L2/R2 or L3/R3 or L4/R4) O Primary: Audio Serial Data Bus 3 Bit Clock H7 BCLK3 I/O Secondary: General Purpose Input General Purpose Output Low-Frequency Clock Input Audio Serial Data Bus 1 Data Output (L3/R3) Multi Function Digital IO 2 Outputs: H8 GPIO2 General Purpose Output ADC MOD Clock Output For Digital Microphone CLKOUT Output SAR ADC Interrupt INT1 Output INT2 Output Audio Serial Data Bus 1 Data Output (L2/R2 or L3/R3 or L4/R4) Audio Serial Data Bus 1 Bit Clock Output ADC Word Clock Output for Audio Serial Data Bus 1, 2, or 3 (Six-Wire Audio Interface) ADC Bit Clock Output for Audio Serial Data Bus 1, 2, or 3 (Six-Wire Audio Interface) I/O Inputs: General Purpose Input Digital Microphone Data Input Audio Serial Data Bus 1 Data Input (L2/R2 or L3/R3 or L4/R4) Audio Serial Data Bus 1 Bit Clock Input General Clock Input Low-Frequency Clock Input ADC Word Clock Input for Audio Serial Data Bus 1, 2, or 3 (Six-Wire Audio Interface) ADC Bit Clock Input for Audio Serial Data Bus 1, 2, or 3 (Six-Wire Audio Interface) 8 Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 Table 1. TERMINAL FUNCTIONS - 81 Ball WCSP (YZF) Package (continued) WCSP (YZF) BALL LOCATION NAME I/O/P H9 IOVDD P DESCRIPTION Digital I/O Buffer Supply Primary: Audio Serial Data Bus 1 Data Input J1 DIN1 I Secondary: Audio Serial Data Bus 1 Data Input (L1/R1) General Clock Input Digital Microphone Data Input Primary: Audio Serial Data Bus 1 Word Clock J2 WCLK1 I/O Secondary: Low-Frequency Clock Input General CLKOUT Output J3 DVDD P 1.8V Digital Power Supply J4 IOVSS P Digital I/O Buffer Ground Multifunction Digital Input 1 Primary: (SPI_SELECT = 1) SPI Serial Clock Secondary: (SPI_SELECT = 0) J5 GPI1 Digital Microphone Data Input Audio Serial Data Bus 1 Data Input (L2/R2 or L3/R3 or L4/R4) General Clock Input Low-Frequency Clock Input General Purpose Input ADC Word Clock Input for Audio Serial Data Bus 1, 2, or 3 (Six-Wire Audio Interface) ADC Bit Clock Input for Audio Serial Data Bus 1, 2, or 3 (Six-Wire Audio Interface) I Primary: Audio Serial Data Bus 2 Data Output Secondary: J6 DOUT2 General Purpose Output ADC MOD Clock Output SAR ADC Interrupt INT1 Output INT2 Output Audio Serial Data Bus 1 Data Output (L2/R2) O Primary: Audio Serial Data Bus 3 Data Output J7 DOUT3 O Secondary: General Purpose Output Audio Serial Data Bus 1 Data Output (L2/R2 or L3/R3) Audio Serial Data Bus 1 Word Clock Output Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 9 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com Table 1. TERMINAL FUNCTIONS - 81 Ball WCSP (YZF) Package (continued) WCSP (YZF) BALL LOCATION NAME I/O/P DESCRIPTION Multi Function Digital IO 1 Outputs: J8 GPIO1 General Purpose Output ADC MOD Clock Output CLKOUT Output SAR ADC Interrupt INT1 Output INT2 Output Audio Serial Data Bus 1 Data Output (L3/R3 or L4/R4) Audio Serial Data Bus 1 Word Clock Output ADC Word Clock Output for Audio Serial Data Bus 1, 2, or 3 (Six-Wire Audio Interface) ADC Bit Clock Output for Audio Serial Data Bus 1, 2, or 3 (Six-Wire Audio Interface) I/O Inputs: General Purpose Input Digital Microphone Data Input Audio Serial Data Bus 1 Data Input (L3/R3 or L4/R4) Audio Serial Data Bus 1 Word Clock Input General Clock Input Low-Frequency Clock Input ADC Word Clock Input for Audio Serial Data Bus 1, 2, or 3 (Six-Wire Audio Interface) ADC Bit Clock Input for Audio Serial Data Bus 1, 2, or 3 (Six-Wire Audio Interface) J9 10 DVDD P 1.8V Digital Power Supply Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 Electrical Characteristics Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) VALUE UNIT AVDD1_18, AVDD2_18, AVDD4_18, AVDD_18 to AVSS1, AVSS2, AVSS4, AVSS respectively (2) -0.3 to 2.2 V AVDD3_33 to AVSS3 and RECVDD_33 to RECVSS -0.3 to 3.9 V DVDD to DVSS -0.3 to 2.2 V IOVDD to IOVSS -0.3 to 3.9 V HVDD_18 to AVSS -0.3 to 2.2 V CPVDD_18 to CPVSS -0.3 to 2.2 V SLVDD to SLVSS, SRVDD to SRVSS, SPK_V to SRVSS (3) -0.3 to 6.0 V Digital Input voltage to ground IOVSS - 0.3 to IOVDD + 0.3 V Analog input voltage to ground AVSS - 0.3 to AVDDx_18 + 0.3 V -0.3 to 6 V Operating temperature range -40 to 85 C Storage temperature range -55 to 125 C 105 C VBAT Junction temperature (TJ Max) Power dissipation (TJ Max - TA)/ JA W 39.1 C/W JA Junction-to-ambient thermal resistance WCSP-81 package (YZF) (1) (2) (3) JCtop Junction-to-case (top) thermal resistance 0.1 JB Junction-to-board thermal resistance 12.0 PsiJT Junction-to-top characterization parameter 0.7 PsiJB Junction-to-board characterization parameter 11.5 Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. It's recommended to keep all AVDDx_18 supplies within 50 mV of each other. It's recommended to keep SLVDD, SRVDD, and SPK_V supplies within 50 mV of each other. Recommended Operating Conditions AVDD1_18, AVDD2_18, AVDD4_18, AVDD_18 Power Supply Voltage Range Referenced to AVSS1, AVSS2, AVSS4, AVSS respectively (1) It is recommended to connect each of these supplies to a single supply rail. MIN NOM MAX UNIT 1.5 1.8 1.95 V 1.65 (2) 3.3 3.6 AVDD3_33 , RECVDD_33 Referenced to AVSS3 and RECVSS respectively IOVDD Referenced to IOVSS (1) 1.1 DVDD (3) Referenced to DVSS (1) 1.26 1.8 1.95 1.26 1.8 1.95 1.5 (2) 1.8 1.95 CPVDD_18 Power Supply Voltage Range HVDD_18 Referenced to CPVSS Referenced to AVSS (1) (1) Ground-centered Configuration Unipolar Configuration SLVDD (1) (1) (2) (3) Power Supply Voltage Range Referenced to SLVSS (1) 3.6 1.65 (2) 3.6 2.7 5.5 V V All grounds on board are tied together, so they should not differ in voltage by more than 0.1V max, for any combination of ground signals. AVDDx_18 are within +/- 0.05 V of each other. SLVDD, SRVDD, and SPK_V are within +/- 0.05 V of each other. Minimum voltage for HVDD_18 and RECVDD_33 should be greater than or equal to AVDD2_18. Minimum voltage for AVDD3_33 should be greater than or equal to AVDD1_18 and AVDD2_18. At DVDD values lower than 1.65V, the PLL does not function. Please see table in SLAU309, Maximum TLV320AIC3262 Clock Frequencies for details on maximum clock frequencies. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 11 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com Recommended Operating Conditions (continued) MIN NOM MAX UNIT SRVDD (1) Power Supply Voltage Range Referenced to SRVSS (1) 2.7 5.5 V SPK_V (1) Power Supply Voltage Range Referenced to SRVSS (1) 2.7 5.5 V VREF_SAR External voltage reference for SAR Referenced to AVSS AVDDx_18 V PLL Input Frequency (4) Clock divider uses fractional divide (D > 0), P=1, PLL_CLKIN_DIV=1, DVDD 1.65V (Refer to table in SLAU309, Maximum TLV320AIC3262 Clock Frequencies) 10 20 MHz Clock divider uses integer divide (D = 0), P=1, PLL_CLKIN_DIV=1, DVDD 1.65V (Refer to table in SLAU309, Maximum TLV320AIC3262 Clock Frequencies) 0.512 20 MHz MCLK; Master Clock Frequency; IOVDD 1.65V 50 MHz MCLK; Master Clock Frequency; IOVDD 1.1V 33 MCLK Master Clock Frequency SCL SCL Clock Frequency LOL, LOR Stereo line output load resistance HPL, HPR Stereo headphone output load Single-ended configuration resistance SPKLPSPKLM, SPKRPSPKRM Speaker output load resistance 1.8 400 kHz 0.6 10 k 14.4 16 Differential 7.2 8 Differential 24.4 32 CIN Charge pump input capacitor (CPVDD to CPVSS terminals) 10 F CO Charge pump output capacitor Type X7R (VNEG terminal) 2.2 F CF Charge pump flying capacitor (CPFCP to CPFCM terminals) 2.2 F TOPR Operating Temperature Range RECP-RECM Receiver output resistance (4) 12 Type X7R -40 85 C The PLL Input Frequency refers to clock frequency after PLL_CLKIN_DIV divider. Frequencies higher than 20MHz can be sent as an input to this PLL_CLKIN_DIV and reduced in frequency prior to input to the PLL. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 Electrical Characteristics, SAR ADC TA = 25C; AVDD_18, AVDDx_18, HVDD_18, CPVDD_18, DVDD, IOVDD = 1.8V; AVDD3_33, RECVDD_33 = 3.3V; SLVDD, SRVDD, SPK_V = 3.6V; fS (Audio) = 48kHz; Audio Word Length = 16 bits; Cext = 1F on VREF_SAR and VREF_AUDIO pins; PLL disabled unless otherwise noted. PARAMETER TEST CONDITIONS MIN TYP MAX UNIT SAR ADC Inputs Analog Input Input voltage range Input impedance 0 Input leakage current VBAT Input voltage range VBAT Input impedance V 1 / (fxCSAR_IN) (1) IN1L/AUX1 or IN1R/AUX2 Selected Input capacitance, CSAR_IN Battery Input VREF_SAR k 25 pF 1 A 2.2 5.5 V 5 VBAT (Battery measurement) selected VBAT Input capacitance VBAT Input leakage current k 25 pF 1 A SAR ADC Conversion IN1L/ AUX1 Resolution Programmable: 8-bit, 10-bit, 12-bit No missing codes 12-bit resolution Integral linearity Offset error Gain error VBAT 12-bit resolution, SAR ADC clock = Internal Oscillator Clock, Conversion clock = Internal Oscillator / 4, External Reference = 1.8V (2) Noise DC voltage applied to IN1L/AUX1 = 1 V, SAR ADC clock = Internal Oscillator Clock, Conversion clock = Internal Oscillator / 4, External Reference = 1.8V (3) (2) Accuracy 12-bit resolution, SAR ADC clock = Internal Oscillator Clock, Conversion clock = Internal Oscillator / 4, Internal Reference = 1.25V Offset error Gain error Noise 8 12 Bits 11 Bits 1 LSB 1 LSB 0.07 % 1 DC voltage applied to VBAT = 3.6 V, 12bit resolution, SAR ADC clock = Internal Oscillator Clock, Conversion clock = Internal Oscillator / 4, Internal Reference = 1.25V LSB 2 % 2 LSB 1.5 % 0.5 LSB Conversion Rate Normal conversion operation 12-bit resolution, SAR ADC clock = 12 MHz External Clock, Conversion clock = External Clock / 4, External Reference = 1.8V (2). With Fast SPI reading of data. 119 kHz High-speed conversion operation 8-bit resolution,SAR ADC clock = 12 MHz External Clock, Internal Conversion clock = External Clock (Conversion accuracy is reduced.), External Reference = 1.8V (2). With Fast SPI reading of data. 250 kHz Voltage Reference - VREF_SAR Voltage range Internal VREF_SAR External VREF_SAR Reference Noise 1.250.05 1.25 CM=0.9V, Cref = 1F Decoupling Capacitor (1) (2) (3) V AVDDx_18 V 32 VRMS 1 F SAR input impedance is dependent on the sampling frequency (f designated in Hz), and the sampling capacitor is CSAR_IN = 25pF. When utilizing External SAR reference, this external reference should be restricted VEXT_SAR_REFAVDD_18 and AVDD2_18. Noise from external reference voltage is excluded from this measurement. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 13 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com Electrical Characteristics, ADC TA = 25C; AVDD_18, AVDDx_18, HVDD_18, CPVDD_18, DVDD, IOVDD = 1.8V; AVDD3_33, RECVDD_33 = 3.3V; SLVDD, SRVDD, SPK_V = 3.6V; fS (Audio) = 48kHz; Audio Word Length = 16 bits; Cext = 1F on VREF_SAR and VREF_AUDIO pins; PLL disabled unless otherwise noted. PARAMETER AUDIO ADC (CM = 0.9V) TEST CONDITIONS MIN TYP MAX UNIT (1) (2) Input signal level (0dB) Single-ended, CM = 0.9V 0.5 Device Setup 1kHz sine wave input, Single-ended Configuration IN2R to Right ADC and IN2L to Left ADC, Rin = 20k, fs = 48kHz, AOSR = 128, MCLK = 256*fs, PLL Disabled; AGC = OFF, Channel Gain = 0dB, Processing Block = PRB_R1, Power Tune = PTM_R4 Inputs ac-shorted to ground 85 VRMS 93 SNR Signal-to-noise ratio, Aweighted (1) (2) IN1R, IN3R, IN4R each exclusively routed in separate tests to Right ADC and ac-shorted to ground IN1L, IN3L, IN4L each exclusively routed in separate tests to Left ADC and ac-shorted to ground DR Dynamic range Aweighted (1) (2) -60dB full-scale, 1-kHz input signal 93 -3 dB full-scale, 1-kHz input signal -87 IN1R,IN3R, IN4R each exclusively routed in separate tests to Right ADC IN1L, IN3L, IN4L each exclusively routed in separate tests to Left ADC -3dB full-scale, 1-kHz input signal -87 1kHz sine wave input at -3dBFS, Single-ended configuration Rin = 20K fs = 48kHz, AOSR=128, MCLK = 256* fs, PLL Disabled AGC = OFF, Channel Gain=0dB, Processing Block = PRB_R1, Power Tune = PTM_R4, CM=0.9V 0.1 dB Gain Error Input Channel Separation 1kHz sine wave input at -3dBFS, Single-ended configuration IN1L routed to Left ADC, IN1R routed to Right ADC, Rin = 20K AGC = OFF, AOSR = 128, Channel Gain=0dB, CM=0.9V 110 dB Input Pin Crosstalk 1kHz sine wave input at -3dBFS on IN2L, IN2L internally not routed. IN1L routed to Left ADC, ac-coupled to ground 116 dB 59 dB THD+N Total Harmonic Distortion plus Noise 93 dB dB -70 dB 1kHz sine wave input at -3dBFS on IN2R, IN2R internally not routed. IN1R routed to Right ADC, ac-coupled to ground Single-ended configuration Rin = 20k, AOSR=128 Channel Gain=0dB, CM=0.9V PSRR (1) (2) 14 217Hz, 100mVpp signal on AVDD_18, AVDDx_18 Single-ended configuration, Rin=20k, Channel Gain=0dB; CM=0.9V Ratio of output level with 1-kHz full-scale sine wave input, to the output level with the inputs short circuited, measured A-weighted over a 20-Hz to 20-kHz bandwidth using an audio analyzer. All performance measurements done with pre-analyzer 20-kHz low-pass filter and, where noted, A-weighted filter. Failure to use such a filter may result in higher THD+N and lower SNR and dynamic range readings than shown in the Electrical Characteristics. The low-pass filter removes out-of-band noise, which, although not audible, may affect dynamic specification values Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 Electrical Characteristics, ADC (continued) TA = 25C; AVDD_18, AVDDx_18, HVDD_18, CPVDD_18, DVDD, IOVDD = 1.8V; AVDD3_33, RECVDD_33 = 3.3V; SLVDD, SRVDD, SPK_V = 3.6V; fS (Audio) = 48kHz; Audio Word Length = 16 bits; Cext = 1F on VREF_SAR and VREF_AUDIO pins; PLL disabled unless otherwise noted. PARAMETER TEST CONDITIONS MIN TYP MAX UNIT AUDIO ADC (CM = 0.75V) SNR Input signal level (0dB) Single-ended, CM=0.75V, AVDD_18, AVDDx_18 = 1.5V 0.375 Device Setup 1kHz sine wave input, Single-ended Configuration IN2R to Right ADC and IN2L to Left ADC, Rin = 20K, fs = 48kHz, AOSR = 128, MCLK = 256*fs, PLL Disabled; AGC = OFF, Channel Gain = 0dB, Processing Block = PRB_R1, Power Tune = PTM_R4 VRMS Signal-to-noise ratio, Aweighted (3) (4) Inputs ac-shorted to ground 91 dB IN1R, IN3R, IN4R each exclusively routed in separate tests to Right ADC and ac-shorted to ground IN1L, IN3L, IN4L each exclusively routed in separate tests to Left ADC and ac-shorted to ground 91 dB DR Dynamic range Aweighted (3) (4) -60dB full-scale, 1-kHz input signal 91 dB THD+N Total Harmonic Distortion plus Noise -3dB full-scale, 1-kHz input signal -85 dB (3) (4) Ratio of output level with 1-kHz full-scale sine wave input, to the output level with the inputs short circuited, measured A-weighted over a 20-Hz to 20-kHz bandwidth using an audio analyzer. All performance measurements done with pre-analyzer 20-kHz low-pass filter and, where noted, A-weighted filter. Failure to use such a filter may result in higher THD+N and lower SNR and dynamic range readings than shown in the Electrical Characteristics. The low-pass filter removes out-of-band noise, which, although not audible, may affect dynamic specification values Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 15 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com Electrical Characteristics, ADC (continued) TA = 25C; AVDD_18, AVDDx_18, HVDD_18, CPVDD_18, DVDD, IOVDD = 1.8V; AVDD3_33, RECVDD_33 = 3.3V; SLVDD, SRVDD, SPK_V = 3.6V; fS (Audio) = 48kHz; Audio Word Length = 16 bits; Cext = 1F on VREF_SAR and VREF_AUDIO pins; PLL disabled unless otherwise noted. PARAMETER TEST CONDITIONS MIN TYP MAX UNIT AUDIO ADC (Differential Input, CM = 0.9V) Input signal level (0dB) Differential, CM=0.9V, AVDD_18, AVDDx_18 = 1.8V Device Setup 1kHz sine wave input, Differential Configuration IN1L, IN1R Routed to Right ADC, IN2L, IN2R Routed to Left ADC Rin = 20k, fs = 48kHz, AOSR=128, MCLK = 256* fs, PLL Disabled, AGC = OFF, Channel Gain = 0dB, Processing Block = PRB_R1, Power Tune = PTM_R4 1 VRMS SNR Signal-to-noise ratio, Aweighted (5) (6) Inputs ac-shorted to ground 94 dB DR Dynamic range Aweighted (5) (6) -60dB full-scale, 1-kHz input signal 94 dB THD+N Total Harmonic Distortion plus Noise -3dB full-scale, 1-kHz input signal -88 dB 0.1 dB Gain Error 1kHz sine wave input at -3dBFS, Differential configuration Rin = 20k, fs = 48kHz, AOSR=128, MCLK = 256* fs, PLL Disabled AGC = OFF, Channel Gain=0dB, Processing Block = PRB_R1, Power Tune = PTM_R4, CM=0.9V 1kHz sine wave input at -3dBFS, Differential configuration IN1L/IN1R differential signal routed to Right ADC, IN2L/IN2R differential signal routed to Left ADC, Rin = 20k AGC = OFF, AOSR = 128, Channel Gain=0dB, CM=0.9V 107 dB Input Channel Separation 1kHz sine wave input at -3dBFS on IN2L/IN2R, IN2L/IN2R internally not routed. IN1L/IN1R differentially routed to Right ADC, ac-coupled to ground 109 dB Input Pin Crosstalk 59 dB 1kHz sine wave input at -3dBFS on IN2L/IN2R, IN2L/IN2R internally not routed. IN3L/IN3R differentially routed to Left ADC, ac-coupled to ground Differential configuration Rin = 20k, AOSR=128 Channel Gain=0dB, CM=0.9V PSRR 217Hz, 100mVpp signal on AVDD_18, AVDDx_18 Differential configuration, Rin=20K, Channel Gain=0dB; CM=0.9V AUDIO ADC IN1 - IN3, Single-Ended, Rin = 10K, PGA gain set to 0dB 0 dB 47.5 dB -6 dB ADC programmable gain IN1 - IN3, Single-Ended, Rin = 20K, PGA gain set to 47.5dB amplifier gain IN1 - IN3, Single-Ended, Rin = 40K, PGA gain set to 0dB 41.5 dB -12 dB IN1 - IN3, Single-Ended, Rin = 40K, PGA gain set to 47.5dB 35.5 dB -6 dB 41.5 dB 0.5 dB IN1 - IN3, Single-Ended, Rin = 10K, PGA gain set to 47.5dB IN1 - IN3, Single-Ended, Rin = 20K, PGA gain set to 0dB IN4, Single-Ended, Rin = 20K, PGA gain set to 0dB IN4, Single-Ended, Rin = 20K, PGA gain set to 47.5dB ADC programmable gain 1-kHz tone amplifier step size (5) (6) 16 Ratio of output level with 1-kHz full-scale sine wave input, to the output level with the inputs short circuited, measured A-weighted over a 20-Hz to 20-kHz bandwidth using an audio analyzer. All performance measurements done with pre-analyzer 20-kHz low-pass filter and, where noted, A-weighted filter. Failure to use such a filter may result in higher THD+N and lower SNR and dynamic range readings than shown in the Electrical Characteristics. The low-pass filter removes out-of-band noise, which, although not audible, may affect dynamic specification values Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 Electrical Characteristics, Bypass Outputs TA = 25C; AVDD_18, AVDDx_18, HVDD_18, CPVDD_18, DVDD, IOVDD = 1.8V; AVDD3_33, RECVDD_33 = 3.3V; SLVDD, SRVDD, SPK_V = 3.6V; fS (Audio) = 48kHz; Audio Word Length = 16 bits; Cext = 1F on VREF_SAR and VREF_AUDIO pins; PLL disabled unless otherwise noted. PARAMETER TEST CONDITIONS MIN TYP MAX UNIT ANALOG BYPASS TO RECEIVER AMPLIFIER, DIRECT MODE Load = 32 (differential), 56pF; Input CM=0.9V; Output CM=1.65V; IN1L routed to RECP and IN1R routed to RECM; Channel Gain=0dB Device Setup Full scale differential input voltage (0dB) THD+N 1 VRMS Gain Error 707mVrms (-3dBFS), 1-kHz input signal 0.5 dB Noise, A-weighted (1) Idle Channel, IN1L and IN1R ac-shorted to ground 13 VRMS Total Harmonic Distortion plus Noise 707mVrms (-3dBFS), 1-kHz input signal -88 dB 0.5 VRMS ANALOG BYPASS TO HEADPHONE AMPLIFIER, PGA MODE Device Setup Load = 16 (single-ended), 56pF; HVDD_18 = 3.3V Input CM=0.9V; Output CM=1.65V IN1L routed to ADCPGA_L, ADCPGA_L routed through MAL to HPL; and IN1R routed to ADCPGA_R, ADCPGA_R routed through MAR to HPR; Rin = 20K; Channel Gain = 0dB Full scale input voltage (0dB) THD+N Gain Error 446mVrms (-1dBFS), 1-kHz input signal Noise, A-weighted (1) Idle Channel, IN1L and IN1R ac-shorted to ground Total Harmonic Distortion plus Noise 446mVrms (-1dBFS), 1-kHz input signal -1.2 6 dB VRMS -81 dB ANALOG BYPASS TO HEADPHONE AMPLIFIER (GROUND-CENTERED CIRCUIT CONFIGURATION), PGA MODE Device Setup Load = 16 (single-ended), 56pF; Input CM=0.9V; IN1L routed to ADCPGA_L, ADCPGA_L routed through MAL to HPL; and IN1R routed to ADCPGA_R, ADCPGA_R routed through MAR to HPR; Rin = 20K; Channel Gain = 0dB Full scale input voltage (0dB) THD+N (1) 0.5 Gain Error 446mVrms (-1dBFS), 1-kHz input signal Noise, A-weighted (1) Idle Channel, IN1L and IN1R ac-shorted to ground Total Harmonic Distortion plus Noise 446mVrms (-1dBFS), 1-kHz input signal VRMS -1.0 dB 11 VRMS -67 dB All performance measurements done with 20-kHz low-pass filter and, where noted, A-weighted filter. Failure to use such a filter may result in higher THD+N and lower SNR and dynamic range readings than shown in the Electrical Characteristics. The low-pass filter removes out-of-band noise, which, although not audible, may affect dynamic specification values Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 17 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com Electrical Characteristics, Bypass Outputs (continued) TA = 25C; AVDD_18, AVDDx_18, HVDD_18, CPVDD_18, DVDD, IOVDD = 1.8V; AVDD3_33, RECVDD_33 = 3.3V; SLVDD, SRVDD, SPK_V = 3.6V; fS (Audio) = 48kHz; Audio Word Length = 16 bits; Cext = 1F on VREF_SAR and VREF_AUDIO pins; PLL disabled unless otherwise noted. PARAMETER TEST CONDITIONS MIN TYP MAX UNIT ANALOG BYPASS TO LINE-OUT AMPLIFIER, PGA MODE Load = 10KOhm (single-ended), 56pF; Input and Output CM=0.9V; IN1L routed to ADCPGA_L and IN1R routed to ADCPGA_R; Rin = 20k ADCPGA_L routed through MAL to LOL and ADCPGA_R routed through MAR to LOR; Channel Gain = 0dB Device Setup Full scale input voltage (0dB) Gain Error Noise, A-weighted 446mVrms (-1dBFS), 1-kHz input signal (2) 0.5 VRMS -0.7 dB Idle Channel, IN1L and IN1R ac-shorted to ground 6 VRMS Channel Gain=40dB, Inputs ac-shorted to ground, Input Referred 3 VRMS 0.5 VRMS ANALOG BYPASS TO LINE-OUT AMPLIFIER, DIRECT MODE Device Setup Load = 10KOhm (single-ended), 56pF; Input and Output CM=0.9V; IN1L routed to LOL and IN1R routed to LOR; Channel Gain = 0dB Full scale input voltage (0dB) (2) 18 Gain Error 446mVrms (-1dBFS), 1-kHz input signal Noise, A-weighted (2) Idle Channel, IN1L and IN1R ac-shorted to ground -0.3 3 dB VRMS All performance measurements done with 20-kHz low-pass filter and, where noted, A-weighted filter. Failure to use such a filter may result in higher THD+N and lower SNR and dynamic range readings than shown in the Electrical Characteristics. The low-pass filter removes out-of-band noise, which, although not audible, may affect dynamic specification values Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 Electrical Characteristics, Microphone Interface TA = 25C; AVDD_18, AVDDx_18, HVDD_18, CPVDD_18, DVDD, IOVDD = 1.8V; AVDD3_33, RECVDD_33 = 3.3V; SLVDD, SRVDD, SPK_V = 3.6V; fS (Audio) = 48kHz; Audio Word Length = 16 bits; Cext = 1F on VREF_SAR and VREF_AUDIO pins; PLL disabled unless otherwise noted. PARAMETER TEST CONDITIONS MIN TYP MAX UNIT MICROPHONE BIAS (MICBIAS or MICBIAS_EXT) Bias voltage CM=0.9V, AVDD3_33 = 1.8V Micbias Mode 0 1.63 V Micbias Mode 3 AVDD3_33 V Micbias Mode 0 1.36 V Micbias Mode 3 AVDD3_33 V Micbias Mode 0 1.63 V Micbias Mode 1 2.36 V Micbias Mode 2 2.91 V Micbias Mode 3 AVDD3_33 V Micbias Mode 0 1.36 V Micbias Mode 1 1.97 V Micbias Mode 2 2.42 V Micbias Mode 3 AVDD3_33 CM=0.75V, AVDD3_33 = 1.8V MICROPHONE BIAS (MICBIAS or MICBIAS_EXT) Bias voltage CM=0.9V, AVDD3_33 = 3.3V CM=0.75V, AVDD3_33 = 3.3V Output Noise Current Sourcing Inline Resistance (1) (2) CM=0.9V, Micbias Mode 2, A-weighted, 20Hz to 20kHz bandwidth, Current load = 0mA. V 26 VRMS 184 nV/Hz Micbias Mode 0 (CM=0.9V) (1) 3 mA Micbias Mode 1 or Micbias Mode 2 (CM=0.9V) (2) 7 mA Micbias Mode 3 63.6 To provide 3mA, Micbias Mode 0 voltage yields typical voltage of 1.60V for Common Mode of 0.9V. To provide 7mA, Micbias Mode 1 voltage yields typical voltage of 2.31V, and Micbias Mode 2 voltage yields typical voltage of 2.86V for Common Mode of 0.9V. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 19 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com Electrical Characteristics, Audio DAC Outputs TA = 25C; AVDD_18, AVDDx_18, HVDD_18, CPVDD_18, DVDD, IOVDD = 1.8V; AVDD3_33, RECVDD_33 = 3.3V; SLVDD, SRVDD, SPK_V = 3.6V; fS (Audio) = 48kHz; Audio Word Length = 16 bits; Cext = 1F on VREF_SAR and VREF_AUDIO pins; PLL disabled unless otherwise noted. PARAMETER TEST CONDITIONS MIN TYP MAX UNIT AUDIO DAC - STEREO SINGLE-ENDED LINE OUTPUT Load = 10 k (single-ended), 56pF Input & Output CM=0.9V DOSR = 128, MCLK=256* fs, Channel Gain = 0dB, Processing Block = PRB_P1, Power Tune = PTM_P4 Device Setup Full scale output voltage (0dB) SNR Signal-to-noise ratio A-weighted DR Dynamic range, A-weighted THD+N (1) (2) 101 dB 101 dB Total Harmonic Distortion plus Noise -3dB full-scale, 1-kHz input signal -88 dB DAC Gain Error -3dB full-scale, 1-kHz input signal 0.1 dB DAC Mute Attenuation Mute 119 dB DAC channel separation -1 dB, 1kHz signal, between left and right Line out 108 dB 100mVpp, 1kHz signal applied to AVDD_18, AVDDx_18 71 dB 100mVpp, 217Hz signal applied to AVDD_18, AVDDx_18 71 dB DAC PSRR 85 VRMS -60dB 1kHz input full-scale signal, Word length=20 bits (1) (2) All zeros fed to DAC input 0.5 AUDIO DAC - STEREO SINGLE-ENDED LINE OUTPUT Load = 10 k (single-ended), 56pF Input & Output CM=0.75V; AVDD_18, AVDDx_18, HVDD_18=1.5V DOSR = 128 MCLK=256* fs Channel Gain = 0dB Processing Block = PRB_P1 Power Tune = PTM_P4 Device Setup Full scale output voltage (0dB) SNR DR (2) 20 0.375 (1) (2) Dynamic range, A-weighted THD+N (1) Signal-to-noise ratio, A-weighted (1) (2) Total Harmonic Distortion plus Noise VRMS All zeros fed to DAC input 99 dB -60dB 1 kHz input full-scale signal, Word length=20 bits 99 dB -88 dB -3 dB full-scale, 1-kHz input signal Ratio of output level with 1kHz full-scale sine wave input, to the output level with the inputs short circuited, measured A-weighted over a 20Hz to 20kHz bandwidth using an audio analyzer. All performance measurements done with 20kHz low-pass filter and, where noted, A-weighted filter. Failure to use such a filter may result in higher THD+N and lower SNR and dynamic range readings than shown in the Electrical Characteristics. The low-pass filter removes out-of-band noise, which, although not audible, may affect dynamic specification values. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 Electrical Characteristics, Audio DAC Outputs (continued) TA = 25C; AVDD_18, AVDDx_18, HVDD_18, CPVDD_18, DVDD, IOVDD = 1.8V; AVDD3_33, RECVDD_33 = 3.3V; SLVDD, SRVDD, SPK_V = 3.6V; fS (Audio) = 48kHz; Audio Word Length = 16 bits; Cext = 1F on VREF_SAR and VREF_AUDIO pins; PLL disabled unless otherwise noted. PARAMETER TEST CONDITIONS MIN TYP MAX UNIT AUDIO DAC - MONO DIFFERENTIAL LINE OUTPUT Load = 10 k (differential), 56pF Input & Output CM=0.9V, LOL signal routed to LOR amplifier DOSR = 128, MCLK=256* fs, Channel Gain = 0dB, Processing Block = PRB_P1, Power Tune = PTM_P4 Device Setup Full scale output voltage (0dB) SNR Signal-to-noise ratio A-weighted (3) DR Dynamic range, A-weighted THD+N (4) VRMS All zeros fed to DAC input 101 dB -60dB 1kHz input full-scale signal, 101 dB Total Harmonic Distortion plus Noise -3dB full-scale, 1-kHz input signal -86 dB DAC Gain Error -3dB full-scale, 1-kHz input signal 0.1 dB DAC Mute Attenuation Mute 97 dB 100mVpp, 1kHz signal applied to AVDD_18, AVDDx_18 62 dB 100mVpp, 217Hz signal applied to AVDD_18, AVDDx_18 63 dB (3) (4) DAC PSRR (3) 1 (4) Ratio of output level with 1kHz full-scale sine wave input, to the output level with the inputs short circuited, measured A-weighted over a 20Hz to 20kHz bandwidth using an audio analyzer. All performance measurements done with 20kHz low-pass filter and, where noted, A-weighted filter. Failure to use such a filter may result in higher THD+N and lower SNR and dynamic range readings than shown in the Electrical Characteristics. The low-pass filter removes out-of-band noise, which, although not audible, may affect dynamic specification values. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 21 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com Electrical Characteristics, Audio DAC Outputs (continued) TA = 25C; AVDD_18, AVDDx_18, HVDD_18, CPVDD_18, DVDD, IOVDD = 1.8V; AVDD3_33, RECVDD_33 = 3.3V; SLVDD, SRVDD, SPK_V = 3.6V; fS (Audio) = 48kHz; Audio Word Length = 16 bits; Cext = 1F on VREF_SAR and VREF_AUDIO pins; PLL disabled unless otherwise noted. PARAMETER TEST CONDITIONS MIN TYP MAX UNIT AUDIO DAC - STEREO SINGLE-ENDED HEADPHONE OUTPUT (GROUND-CENTERED CIRCUIT CONFIGURATION) Load = 16 (single-ended), 56pF, Input CM=0.9V; DOSR = 128, MCLK=256* fs, Channel Gain = 0dB, Processing Block = PRB_P1, Power Tune = PTM_P3, Headphone Output Strength=100% Device Setup Output 1 Output voltage SNR Signal-to-noise ratio, A-weighted DR Dynamic range, A-weighted -60dB 1 kHz input full-scale signal 93 THD+N Total Harmonic Distortion plus Noise -3dB full-scale, 1-kHz input signal -71 DAC Gain Error -3dB, 1kHz input full scale signal -0.2 dB DAC Mute Attenuation Mute 92 dB DAC channel separation -3dB, 1kHz signal, between left and right HP out 83 dB 100mVpp, 1kHz signal applied to AVDD_18, AVDD1x_18 55 dB 100mVpp, 217Hz signal applied to AVDD_18, AVDD1x_18 55 dB THDN -40dB, Load = 16 15 mW Load = 16 (single-ended), Channel Gain = 5dB 0.8 VRMS All zeros fed to DAC input, Load = 16 96 dB THDN -40dB, Load = 16 24 mW Load = 32 (single-ended), Channel Gain = 5dB 0.9 VRMS All zeros fed to DAC input, Load = 32 97 dB THDN -40dB, Load = 32 22 mW (5) All zeros fed to DAC input (6) (5) (6) DAC PSRR Power Delivered Output 2 Output voltage SNR Signal-to-noise ratio, A-weighted (5) (6) Power Delivered Output 3 Output voltage SNR Signal-to-noise ratio, A-weighted (5) Power Delivered (5) (6) 22 (6) 80 0.5 VRMS 94 dB dB -55 dB Ratio of output level with 1kHz full-scale sine wave input, to the output level with the inputs short circuited, measured A-weighted over a 20Hz to 20kHz bandwidth using an audio analyzer. All performance measurements done with 20kHz low-pass filter and, where noted, A-weighted filter. Failure to use such a filter may result in higher THD+N and lower SNR and dynamic range readings than shown in the Electrical Characteristics. The low-pass filter removes out-of-band noise, which, although not audible, may affect dynamic specification values. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 Electrical Characteristics, Audio DAC Outputs (continued) TA = 25C; AVDD_18, AVDDx_18, HVDD_18, CPVDD_18, DVDD, IOVDD = 1.8V; AVDD3_33, RECVDD_33 = 3.3V; SLVDD, SRVDD, SPK_V = 3.6V; fS (Audio) = 48kHz; Audio Word Length = 16 bits; Cext = 1F on VREF_SAR and VREF_AUDIO pins; PLL disabled unless otherwise noted. PARAMETER TEST CONDITIONS MIN TYP MAX UNIT AUDIO DAC - STEREO SINGLE-ENDED HEADPHONE OUTPUT (UNIPOLAR CIRCUIT CONFIGURATION) Load = 16 (single-ended), 56pF Input & Output CM=0.9V, DOSR = 128, MCLK=256* fs, Channel Gain=0dB Processing Block = PRB_P1 Power Tune = PTM_P4 Headphone Output Control = 100% Device Setup Full scale output voltage (0dB) (7) (8) 0.5 VRMS All zeros fed to DAC input 100 dB -60dB 1kHz input full-scale signal, Power Tune = PTM_P4 100 dB SNR Signal-to-noise ratio, A-weighted DR Dynamic range, A-weighted THD+N Total Harmonic Distortion plus Noise -3dB full-scale, 1-kHz input signal -79 dB DAC Gain Error -3dB, 1kHz input full scale signal -0.2 dB DAC Mute Attenuation Mute 119 dB DAC channel separation -1dB, 1kHz signal, between left and right HP out 88 dB 100mVpp, 1kHz signal applied to AVDD_18, AVDD1x_18 64 dB 100mVpp, 217Hz signal applied to AVDD_18, AVDD1x_18 70 dB RL=16 THDN -40dB, Input CM=0.9V, Output CM=0.9V 15 (7) (8) DAC PSRR Power Delivered (7) (8) mW Ratio of output level with 1kHz full-scale sine wave input, to the output level with the inputs short circuited, measured A-weighted over a 20Hz to 20kHz bandwidth using an audio analyzer. All performance measurements done with 20kHz low-pass filter and, where noted, A-weighted filter. Failure to use such a filter may result in higher THD+N and lower SNR and dynamic range readings than shown in the Electrical Characteristics. The low-pass filter removes out-of-band noise, which, although not audible, may affect dynamic specification values. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 23 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com Electrical Characteristics, Audio DAC Outputs (continued) TA = 25C; AVDD_18, AVDDx_18, HVDD_18, CPVDD_18, DVDD, IOVDD = 1.8V; AVDD3_33, RECVDD_33 = 3.3V; SLVDD, SRVDD, SPK_V = 3.6V; fS (Audio) = 48kHz; Audio Word Length = 16 bits; Cext = 1F on VREF_SAR and VREF_AUDIO pins; PLL disabled unless otherwise noted. PARAMETER TEST CONDITIONS MIN TYP MAX UNIT AUDIO DAC - STEREO SINGLE-ENDED HEADPHONE OUTPUT (UNIPOLAR CIRCUIT CONFIGURATION) Load = 16 (single-ended), 56pF, Input & Output CM=0.75V; AVDD_18, AVDDx_18, HVDD_18=1.5V, DOSR = 128, MCLK=256* fs, Channel Gain = 0dB, Processing Block = PRB_P1, Power Tune = PTM_P4 Headphone Output Control = 100% Device Setup Full scale output voltage (0dB) SNR Signal-to-noise ratio, A-weighted (9) DR Dynamic range, A-weighted THD+N Total Harmonic Distortion plus Noise (10) (9) (10) 0.375 All zeros fed to DAC input VRMS 99 dB -60dB 1 kHz input full-scale signal 99 dB -3dB full-scale, 1-kHz input signal -77 dB AUDIO DAC - MONO DIFFERENTIAL RECEIVER OUTPUT Load = 32 (differential), 56pF, Output CM=1.65V, AVDDx_18=1.8V, DOSR = 128 MCLK=256* fs, Left DAC routed to LOL to RECP, LOL signal routed to LOR to RECM, Channel (Receiver Driver) Gain = 6dB for full scale output signal, Processing Block = PRB_P4, Power Tune = PTM_P4 Device Setup Full scale output voltage (0dB) SNR Signal-to-noise ratio, A-weighted (9) DR Dynamic range, A-weighted THD+N Total Harmonic Distortion plus Noise (10) (9) (10) DAC PSRR Power Delivered 2 VRMS 99 dB -60dB 1kHz input full-scale signal 97 dB -3dB full-scale, 1-kHz input signal -81 dB 100mVpp, 1kHz signal applied to AVDD_18, AVDD1x_18 56 dB 100mVpp, 217Hz signal applied to AVDD_18, AVDD1x_18 58 dB 117 mW All zeros fed to DAC input RL=32 THDN -40dB, Input CM=0.9V, Output CM=1.65V 90 (9) Ratio of output level with 1kHz full-scale sine wave input, to the output level with the inputs short circuited, measured A-weighted over a 20Hz to 20kHz bandwidth using an audio analyzer. (10) All performance measurements done with 20kHz low-pass filter and, where noted, A-weighted filter. Failure to use such a filter may result in higher THD+N and lower SNR and dynamic range readings than shown in the Electrical Characteristics. The low-pass filter removes out-of-band noise, which, although not audible, may affect dynamic specification values. 24 Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 Electrical Characteristics, Class-D Outputs TA = 25C; AVDD_18, AVDDx_18, HVDD_18, CPVDD_18, DVDD, IOVDD = 1.8V; AVDD3_33, RECVDD_33 = 3.3V; SLVDD, SRVDD, SPK_V = 3.6V; fS (Audio) = 48kHz; Audio Word Length = 16 bits; Cext = 1F on VREF_SAR and VREF_AUDIO pins; PLL disabled unless otherwise noted. PARAMETER TEST CONDITIONS MIN TYP MAX UNIT DAC OUTPUT to CLASS-D SPEAKER OUTPUT; Load = 8 (Differential), 56pF+33H Output voltage SLVDD=SRVDD=3.6, BTL measurement, DAC input = 0dBFS, class-D gain = 12dB, THD+N -20dB, CM=0.9V 2.67 SNR Signal-to-noise ratio SLVDD=SRVDD=3.6V, BTL measurement, class-D gain = 6dB, measured as idle-channel noise, Aweighted (with respect to full-scale output value of 2 Vrms) (1) (2), CM=0.9V 91 dB THD Total harmonic distortion SLVDD=SRVDD=3.6V, BTL measurement, DAC input = 0dBFS, class-D gain = 6dB, CM=0.9V -66 dB THD+N Total harmonic distortion + noise SLVDD=SRVDD=3.6V, BTL measurement, DAC input = 0dBFS, class-D gain = 6dB, CM=0.9V -66 dB SLVDD=SRVDD=3.6V, BTL measurement, ripple on SPKVDD = 200 mVp-p at 1 kHz, CM=0.9V 67 dB PSRR Power-supply rejection ratio SLVDD=SRVDD=3.6V, BTL measurement, ripple on SPKVDD = 200 mVp-p at 217 Hz, CM=0.9V 67 dB 102 dB Mute attenuation Analog Mute Only THD+N = 10%, f = 1 kHz, Class-D Gain = 12 dB, CM = 0.9 V, RL = 8 PO Maximum output power THD+N = 1%, f = 1 kHz, Class-D Gain = 12 dB, CM = 0.9 V, RL = 8 SLVDD = SRVDD = 3.6 V 0.72 SLVDD = SRVDD = 4.2 V 1.00 SLVDD = SRVDD = 5.5 V 1.70 SLVDD = SRVDD = 3.6 V 0.58 SLVDD = SRVDD = 4.2 V 0.80 SLVDD = SRVDD = 5.5 V 1.37 VRMS W DAC OUTPUT to CLASS-D SPEAKER OUTPUT; Load = 8 (Differential), 56pF+33H Output voltage SLVDD=SRVDD=5.0V, BTL measurement, DAC input = 0dBFS, class-D gain = 12dB, THD+N -20dB, CM=0.9V SNR Signal-to-noise ratio SLVDD=SRVDD=5.0V, BTL measurement, class-D gain = 6dB, measured as idle-channel noise, Aweighted (with respect to full-scale output value of 2 Vrms) (1) (2) , CM=0.9V THD Total harmonic distortion SLVDD=SRVDD=5.0V, BTL measurement, DAC input = 0dBFS, class-D gain = 6dB, CM=0.9V -70 THD+N Total harmonic distortion + noise SLVDD=SRVDD=5.0V, BTL measurement, DAC input = 0dBFS, class-D gain = 6dB, CM=0.9V -70 PSRR Power-supply rejection ratio PO (1) (2) 3.46 91 SLVDD=SRVDD=5.0V, BTL measurement, ripple on SPKVDD = 200mVp-p at 1kHz, CM=0.9V 67 SLVDD=SRVDD=5.0V, BTL measurement, ripple on SPKVDD = 200 mVp-p at 217 Hz, CM=0.9V 67 Mute attenuation Analog Mute Only Maximum output power THD+N = 10%, f = 1 kHz, Class-D Gain = 12 dB, CM = 0.9 V, RL = 8 SLVDD = SRVDD = 5.0 V VRMS 102 dB 1.41 W Ratio of output level with 1kHz full-scale sine wave input, to the output level with the inputs short circuited, measured A-weighted over a 20Hz to 20kHz bandwidth using an audio analyzer. All performance measurements done with 20kHz low-pass filter and, where noted, A-weighted filter. Failure to use such a filter may result in higher THD+N and lower SNR and dynamic range readings than shown in the Electrical Characteristics. The low-pass filter removes out-of-band noise, which, although not audible, may affect dynamic specification values. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 25 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com Electrical Characteristics, Misc. TA = 25C; AVDD_18, AVDDx_18, HVDD_18, CPVDD_18, DVDD, IOVDD = 1.8V; AVDD3_33, RECVDD_33 = 3.3V; SLVDD, SRVDD, SPK_V = 3.6V; fS (Audio) = 48kHz; Audio Word Length = 16 bits; Cext = 1F on VREF_SAR and VREF_AUDIO pins; PLL disabled unless otherwise noted. PARAMETER TEST CONDITIONS MIN TYP MAX UNIT REFERENCE - VREF_AUDIO Reference Voltage Settings Reference Noise CMMode = 0 (0.9V) 0.9 CMMode = 1 (0.75V) 0.75 CM=0.9V, A-weighted, 20Hz to 20kHz bandwidth, Cref = 1F V VRMS 1.2 Decoupling Capacitor Bias Current 1 F 99 A miniDSP (1) miniDSP clock frequency - ADC DVDD = 1.26V 37.5 MHz miniDSP clock frequency - DAC DVDD = 1.26V 33.0 MHz miniDSP clock frequency - ADC DVDD = 1.65V 59.5 MHz miniDSP clock frequency - DAC DVDD = 1.65V 55.0 MHz miniDSP clock frequency - ADC DVDD = 1.71V 62.5 MHz miniDSP clock frequency - DAC DVDD = 1.71V 58.0 MHz Shutdown Power Coarse AVdd supply turned off, All External analog supplies powered and set available, No external digital input is toggled, register values are retained. Device Setup P(total) (2) (1) (2) 9.8 W I(DVDD) 2.6 A I(IOVDD) 0.15 A I(AVDD1_18, AVDD2_18, AVDD4_18, AVDD_18, HVDD_18, CPVDD_18) 1.15 A I(RECVDD_33, AVDD3_33) 0.15 A I(SLVDD, SRVDD, SPK_V) 0.5 A Sum of all supply currents, all supplies at 1.8 V except for SLVDD = SRVDD = SPK_V = 3.6 V and RECVDD_33 = AVDD3_33 = 3.3 V miniDSP clock speed is specified by design and not tested in production. For further details on playback and recording power consumption, refer to Powertune section in SLAU309. Electrical Characteristics, Logic Levels TA = 25C; AVDD_18, AVDDx_18, HVDD_18, CPVDD_18, DVDD, IOVDD = 1.8V; AVDD3_33, RECVDD_33 = 3.3V; SLVDD, SRVDD, SPK_V = 3.6V; fS (Audio) = 48kHz; Audio Word Length = 16 bits; Cext = 1F on VREF_SAR and VREF_AUDIO pins; PLL disabled unless otherwise noted. PARAMETER TEST CONDITIONS MIN LOGIC FAMILY VIH Logic Level 0.7 x IOVDD V 0.9 x IOVDD V IOVDD V -0.3 IIL = 5A, 1.2V IOVDD <1.65V IIL = 5A, IOVDD < 1.2V VOL IOH = 3mA load, IOVDD > 1.65V 0.8 x IOVDD IOH = 1mA load, IOVDD < 1.65V 0.8 x IOVDD 0.3 x IOVDD V 0.1 x IOVDD V 0 V V V IOL = 3mA load, IOVDD > 1.65V 0.1 x IOVDD V IOL = 1mA load, IOVDD < 1.65V 0.1 x IOVDD V Capacitive Load 26 UNIT IIH = 5A, 1.2V IOVDD <1.65V IIL = 5 A, IOVDD > 1.65V VOH MAX IIH = 5 A, IOVDD > 1.65V IIH = 5A, IOVDD < 1.2V VIL TYP CMOS 10 Submit Documentation Feedback pF Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 Interface Timing Note: All timing specifications are measured at characterization but not tested at final test. The audio serial interface timing specifications are applied to Audio Serial Interface #1, Audio Serial Interface #2 and Audio Serial Interface #3. Typical Timing Characteristics -- Audio Data Serial Interface Timing (I2S) WCLK represents WCLK1 pin for Audio Serial Interface #1, WCLK2 pin for Audio Serial Interface #2, and WCLK3 pin for Audio Serial Interface #3. BCLK represents BCLK1 pin for Audio Serial Interface #1, BCLK2 pin for Audio Serial Interface #2, and BCLK3 pin for Audio Serial Interface #3. DOUT represents DOUT1 pin for Audio Serial Interface #1, DOUT2 pin for Audio Serial Interface #2, and DOUT3 pin for Audio Serial Interface #3. DIN represents DIN1 pin for Audio Serial Interface #1, DIN2 pin for Audio Serial Interface #2, and DIN3 pin for Audio Serial Interface #3. Specifications are at 25 C with DVDD = 1.8V and IOVDD = 1.8 V. WCLK td(WS) BCLK td(DO-BCLK) td(DO-WS) DOUT th(DI) tS(DI) DIN I2S/LJF Timing in Master Mode Figure 3. I2S/LJF/RJF Timing in Master Mode Table 2. I2S/LJF/RJF Timing in Master Mode (see Figure 3) PARAMETER IOVDD=1.8V MIN IOVDD=3.3V MAX MIN UNITS MAX td(WS) WCLK delay 22 20 ns td (DO-WS) WCLK to DOUT delay (For LJF Mode only) 22 20 ns td (DO-BCLK) BCLK to DOUT delay 22 20 ns ts(DI) DIN setup 4 4 th(DI) DIN hold 4 4 tr BCLK Rise time 10 8 ns tf BCLK Fall time 10 8 ns ns ns Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 27 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com WCLK th(WS) tL(BCLK) BCLK tH(BCLK) ts(WS) td(DO-WS) td(DO-BCLK) DOUT th(DI) ts(DI) DIN Figure 4. I2S/LJF/RJF Timing in Slave Mode Table 3. I2S/LJF/RJF Timing in Slave Mode (see Figure 4) PARAMETER IOVDD=1.8V MIN IOVDD=3.3V MAX MIN UNITS MAX tH (BCLK) BCLK high period 30 30 tL (BCLK) BCLK low period 30 30 ts (WS) WCLK setup 4 4 th (WS) WCLK hold 4 td (DO-WS) WCLK to DOUT delay (For LJF mode only) td (DO-BCLK) BCLK to DOUT delay ts(DI) DIN setup 4 4 th(DI) DIN hold 4 4 tr BCLK Rise time 5 4 tf BCLK Fall time 5 4 28 4 22 20 22 Submit Documentation Feedback ns 20 Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 Typical DSP Timing Characteristics Specifications are at 25 C with DVDD = 1.8 V. WCLK td(WS) td(WS) BCLK td(DO-BCLK) DOUT th(DI) ts(DI) DIN Figure 5. DSP/Mono PCM Timing in Master Mode Table 4. DSP/Mono PCM Timing in Master Mode (see Figure 5) PARAMETER IOVDD=1.8V MIN IOVDD=3.3V MAX MIN 22 UNITS MAX td (WS) WCLK delay td (DO-BCLK) BCLK to DOUT delay ts(DI) DIN setup 4 4 th(DI) DIN hold 4 4 tr BCLK Rise time 10 8 ns tf BCLK Fall time 10 8 ns 22 20 ns 20 ns ns ns WCLK th(ws) BCLK ts(ws) th(ws) th(ws) tL(BCLK) tH(BCLK) td(DO-BCLK) DOUT th(DI) ts(DI) DIN Figure 6. DSP/Mono PCM Timing in Slave Mode Table 5. DSP/Mono PCM Timing in Slave Mode (see Figure 6) PARAMETER IOVDD=1.8V MIN IOVDD=3.3V MAX MIN UNITS MAX tH (BCLK) BCLK high period 30 30 ns tL (BCLK) BCLK low period 30 30 ns ts(WS) WCLK setup 4 4 ns th(WS) WCLK hold 4 4 td (DO-BCLK) BCLK to DOUT delay ts(DI) DIN setup 5 5 th(DI) DIN hold 5 5 tr BCLK Rise time 5 4 ns tf BCLK Fall time 5 4 ns 22 ns 20 ns ns Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 ns 29 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com I2C Interface Timing Figure 7. I2C Interface Timing Diagram Table 6. I2C Interface Timing (see Figure 7) PARAMETER TEST CONDITION Standard-Mode MIN TYP UNITS MAX SCL clock frequency Hold time (repeated) START condition. After this period, the first clock pulse is generated. 4.0 0.8 s tLOW LOW period of the SCL clock 4.7 1.3 s tHIGH HIGH period of the SCL clock 4.0 0.6 s tSU;STA Setup time for a repeated START condition 4.7 0.8 s tHD;DAT Data hold time: For I2C bus devices tSU;DAT Data set-up time tr SDA and SCL Rise Time 400 tf SDA and SCL Fall Time tSU;STO Set-up time for STOP condition 4.0 0.8 s tBUF Bus free time between a STOP and START condition 4.7 1.3 s Cb Capacitive load for each bus line 3.45 0 1000 20+0.1Cb 300 300 20+0.1Cb 300 250 0.9 100 400 Submit Documentation Feedback 0 TYP tHD;STA 0 100 MIN fSCL 30 0 Fast-Mode MAX kHz s ns 400 ns ns pF Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 SPI Interface Timing SS = SCL pin, SCLK = GPI1 pin, MISO = GPO1 pin, and MOSI = SDA pin. Specifications are at 25 C with DVDD = 1.8 V. SS S t t Lead t t Lag td sck SCLK tf t sckl tr t sckh tv MISO t dis MSB OUT BIT 6 . . . 1 LSB OUT ta MOSI t hi t su MSB IN BIT 6 . . . 1 LSB IN Figure 8. SPI Interface Timing Diagram Timing Requirements (See Figure 8) Specifications are at 25 C with DVDD = 1.8 V. Table 7. SPI Interface Timing PARAMETER TEST CONDITION IOVDD=1.8V MIN IOVDD=3.3V TYP MAX MIN TYP UNITS MAX tsck SCLK Period (1) 50 40 ns tsckh SCLK Pulse width High 25 20 ns tsckl SCLK Pulse width Low 25 20 ns tlead Enable Lead Time 25 20 ns ttrail Enable Trail Time 25 20 ns td;seqxfr Sequential Transfer Delay 25 20 ns ta Slave DOUT (MISO) access time 25 20 ns tdis Slave DOUT (MISO) disable time 25 20 ns tsu DIN (MOSI) data setup time 8 8 ns th;DIN DIN (MOSI) data hold time 8 8 ns tv;DOUT DOUT (MISO) data valid time 20 14 ns tr SCLK Rise Time 4 4 ns tf SCLK Fall Time 4 4 ns (1) These parameters are based on characterization and are not tested in production. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 31 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com Typical Characteristics Device Power Consumption Device power consumption largely depends on PowerTune configuration. For information on device power consumption, see the TLV320AIC3262 Application Reference Guide, literature number SLAU309. Typical Performance Audio ADC Performance ADC SNR vs CHANNEL GAIN Input-Referred ADC SINGLE ENDED INPUT TO ADC FFT @ -3dBr vs FREQUENCY 0 Rin = 10k, DE SNR (dB) 105 Rin = 20k, DE -20 Rin = 40k, DE Amplitude (dBFS) 110 100 Rin = 10k, SE 95 Rin = 20k, SE 90 Rin = 40k, SE -40 -60 -80 -100 -120 85 -10 0 10 20 30 Channel Gain (dB) 40 -140 0.02 50 0.1 1 Frequency (kHz) G001 Figure 9. 10 20 G002 Figure 10. ADC DIFFERENTIAL INPUT TO ADC FFT @ -3dBr vs FREQUENCY 0 Amplitude (dBFS) -20 -40 -60 -80 -100 -120 -140 0.02 0.1 1 Frequency (kHz) 10 20 G003 Figure 11. 32 Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 Audio DAC Performance DAC TO HEADPHONE OUTPUT (GCHP) FFT AMPLITUDE @ -3dBFS vs FREQUENCY 16 Load 0 0 -20 -20 -40 -40 Amplitude (dBr) Amplitude (dBr) DAC TO LINE OUTPUT FFT AMPLITUDE @ -3dBFS vs FREQUENCY 10k Load -60 -80 -60 -80 -100 -100 -120 -120 -140 0.02 0.1 1 Frequency (kHz) 10 -140 0.02 20 0.1 G004 Figure 12. -20 -20 -40 -40 Amplitude (dBr) Amplitude (dBr) 0 -60 -80 G005 -60 -80 -100 -100 -120 -120 1 Frequency (kHz) 20 DAC TO DIFFERENTIAL RECEIVER OUTPUT FFT AMPLITUDE @ -3dBFS vs FREQUENCY 32 Load 0 0.1 10 Figure 13. DAC TO HEADPHONE OUTPUT (GCHP) FFT AMPLITUDE @ -3dBFS vs FREQUENCY 32 Load -140 0.02 1 Frequency (kHz) 10 20 -140 0.02 G013 Figure 14. 0.1 1 Frequency (kHz) 10 20 G006 Figure 15. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 33 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com TOTAL HARMONIC DISTORTION+NOISE vs DIFFERENTIAL RECEIVER OUTPUT POWER 32 Load 0 CM=0.75v,32Ohm, HVDD=CPVDD=1.5V -10 -20 -30 CM=0.75v,16Ohm, HVDD=CPVDD=1.5V -40 -50 CM=0.9v,32Ohm, HVDD=CPVDD=1.8V -60 CM=0.9v,16Ohm, HVDD=CPVDD=1.8V -70 -80 0 10 20 30 40 50 Output Power (mW) 60 70 THDN-Total Harmonic Distortion+Noise (dB) THDN-Total Harmonic Distortion+Noise (dB) TOTAL HARMONIC DISTORTION+NOISE vs HEADPHONE (GCHP) OUTPUT POWER 9dB Gain 0 CM=0.75V, RECVDD=1.65V -10 CM=0.9V, RECVDD=1.8V -20 -30 -40 -50 CM=1.25V, RECVDD=2.5V -60 CM=1.5V, RECVDD=3V -70 -80 CM=1.65V, RECVDD=3.3V -90 -100 0 20 40 60 80 100 120 Output Power (mW) G007 Figure 16. 140 160 180 G008 Figure 17. DIFFERENTIAL RECEIVER SNR AND OUTPUT POWER vs OUTPUT COMMON MODE SETTING 32 Load 150 125 110 SNR 100 100 90 75 Output Power 80 50 25 70 60 Power delivered (mW) SNR - Signal To Noise Ratioi (dB) 120 0.8 1.0 1.2 1.4 Output Common Mode Setting (V) 1.6 0 G009 Figure 18. Class-D Driver Performance TOTAL HARMONIC DISTORTION + NOISE vs OUTPUT POWER Different SLVDD/SRVDD/SPK_V Supplies, 8 Load, 12dB Gain 0 -10 -20 -30 -40 12dB 24dB -50 18dB 30 -60 -70 -80 6dB 0 200 400 600 800 Output Power (mW) 1000 1200 THDN-Total Harmonic Distortion+Noise (dB) THDN-Total Harmonic Distortion+Noise (dB) TOTAL HARMONIC DISTORTION + NOISE vs OUTPUT POWER Different Gain Settings, 8 Load, SLVDD=SRVDD=SPK_V=3.6V 0 2.7V 4.2V 5.0V 5.5v -20 -30 -40 -50 -60 -70 -80 0 200 G010 Figure 19. 34 3.6V -10 400 600 800 1000 1200 1400 1600 1800 Output Power (mW) G011 Figure 20. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 MICBIAS Performance MICBIAS MODE 2, CM = 0.9V, AVDD3_33 OP STAGE vs MICBIAS LOAD CURRENT Micbias Voltage (V) 3 2.95 2.9 2.85 2.8 0 1 2 3 4 Micbias Load (mA) 5 6 7 G012 Figure 21. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 35 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com Application Overview Typical Circuit Configuration Figure 22 shows a typical circuit configuration for a system utilizing TLV320AIC3262. Note that while this circuit configuration shows all three Audio Serial Interfaces connected to a single Host Processor, it is also quite common for these Audio Serial Interfaces to connect to separate devices (e.g. Host Processor on Audio Serial Interface #1, and modems and/or Bluetooth devices on the other audio serial interfaces). Note: VBAT is used for voltage measurement. System Battery HOST PROCESSOR SVDD Audio Interface #1 1 F Audio Interface #2 Audio Interface #3 MCLK1 MCLK2 BCLK1 WCLK1 DIN1 DOUT1 RESET GPIO1 GPIO2 BCLK2 WCLK2 DIN2 DOUT2 BCLK3 WCLK3 DIN3 DOUT3 1 F GPI2 GPI1 GPO1 SDA SCL GPI3 GPI4 VREF_AUDIO SPI_SELECT VREF_SAR 1 F VBAT 1 F LOL +1.8VA CPVDD_18 IN1R/AUX2 CPVSS 1 F Analog_In2 CPFCP IN2L 1 F Analog_In3 10 F 0.1 F 1 F Analog_In1 Lineout 1 F LOR 2.2 F X7R Type CPFCM VNEG IN2R 2.2 F X7R Type 1 F Analog_In4 IN3L 1 F Analog_In5 32 RECP RECM IN3R 1 F Analog_In6 MICDET IN4R 1 F Analog_In7 Receiver 2.2k MICBIAS_EXT 0.1 F IN4L IN1L/AUX1 To Internal Mic MICBIAS +3.3VA AVDD3_33 1 F HPL HPR Headset HPVSS_SENSE 0.1 F AGND at Connector AVSS3 8 SPKLP SPKLM RECVSS 1 F SLVDD SPK_V 2 +1.8VD 0.1 F SRVDD SPKRP SPKRM AVDD_18 AVSS1 AVSS2 AVSS4 AVSS SRVSS SLVSS AVDD4_18 AVDD2_18 HVDD_18 AVDD1_18 8 IOVDD DVSS IOVSS DVDD RECVDD_33 0.1 F +3.3VA 10 F 0.1 F 10 F 0.1 F 10 F 0.1 F 0.1 F 0.1 F 0.1 F 0.1 F 0.1 F 0.1 F +1.8VD 1 F 10 F SVDD 10 F S0441-02 +1.8VA Figure 22. Typical Circuit Configuration Device Connections Digital Pins Only a small number of digital pins are dedicated to a single function; whenever possible, the digital pins have a default function, and also can be reprogrammed to cover alternative functions for various applications. 36 Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 The fixed-function pins are hardware-control pins RESET and SPI_SELECT pin. Depending on the state of SPI_SELECT, four pins SCL, SDA, GPO1, and GPI1 are configured for either I2C or SPI protocol. Only in I2C mode, GPI3 and GPI4 provide four possible I2C addresses for the TLV320AIC3262. Other digital IO pins can be configured for various functions via register control. Analog Pins Analog functions can also be configured to a large degree. For minimum power consumption, analog blocks are powered down by default. The blocks can be powered up with fine granularity according to the application needs. The possible analog routings of analog input pins to ADCs and output amplifiers as well as the routing from DACs to output amplifiers can be seen in the Analog Routing Diagram. Multifunction Pins Table 8 shows the possible allocation of pins for specific functions. The PLL input, for example, can be programmed to be any of 9 pins (MCLK1, MCLK2, BCLK1, DIN1, BCLK2, GPIO1, GPIO2, GPI1, GPI2). Table 8. Multifunction Pin Assignments for Pins MCLK1, MCLK2, WCLK1, BCLK1, DIN1, DOUT1, WCLK2, BCLK2, DIN2, and DOUT2 1 Pin Function 2 4 5 6 7 8 9 10 WCLK1 BCLK1 DIN1 DIN2 DOUT2 DOUT1 WCLK2 BCLK2 A INT1 Output E E E E B INT2 Output E E E E C SAR ADC Interrupt E E E E D CLOCKOUT Output E E E E ADC_MOD_CLOCK Output E E F Single DOUT for ASI1 (All Channels) F Single DOUT for ASI2 F Single DOUT for ASI3 G Multiple DOUTs for ASI1 (L1, R1) G Multiple DOUTs for ASI1 (L2, R2) G Multiple DOUTs for ASI1 (L3, R3) G Multiple DOUTs for ASI1 (L4, R4) I General Purpose Output (via Reg) F Single DIN for ASI1 (All Channels) F Single DIN for ASI2 F Single DIN for ASI3 H Multiple DINs for ASI1 (L1, R1) H Multiple DINs for ASI1 (L2, R2) H Multiple DINs for ASI1 (L3, R3) E H Multiple DINs for ASI1 (L4, R4) E J Digital Mic Data E (1) (2) MCLK1 MCLK2 3 E E E, D E, D E E E E E (1) E E E E, D (2) E, D E E E E E E E: The pin is exclusively used for this function, no other function can be implemented with the same pin (e.g. if DOUT1 has been allocated for General Purpose Output, it cannot be used as the INT1 output at the same time) D: Default Function Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 37 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com Table 8. Multifunction Pin Assignments for Pins MCLK1, MCLK2, WCLK1, BCLK1, DIN1, DOUT1, WCLK2, BCLK2, DIN2, and DOUT2 (continued) 1 K L 2 3 4 5 6 7 8 9 10 WCLK1 BCLK1 DIN1 DOUT1 WCLK2 BCLK2 DIN2 DOUT2 S S (4) S S S (4) S (4) S (4) S (4) Pin Function MCLK1 MCLK2 Input to PLL_CLKIN S (3), D (3) Input to ADC_CLKIN S ,D (3) M Input to DAC_CLKIN S ,D S N Input to CDIV_CLKIN S (3), D S (3) O Input to LFR_CLKIN P Input to HF_CLK S (3) Q Input to REF_1MHz_CLK S (3) R General Purpose Input (via Reg) S ISR Interrupt for miniDSP (via Reg) T WCLK Output for ASI1 U WCLK Input for ASI1 V BCLK Output for ASI1 W BCLK Input for ASI1 X WCLK Output for ASI2 Y WCLK Input for ASI2 Z BCLK Output for ASI2 AA BCLK Input for ASI2 BB WCLK Output for ASI3 CC WCLK Input for ASI3 DD BCLK Output for ASI3 EE BCLK Input for ASI3 (3) (4) S ,D S S S (4) S S S E S S S E E E E E S, D E (4) S ,D E S, D E S (4), D S(3): The MCLK1 pin could be chosen to drive the PLL, ADC Clock, DAC Clock, CDIV Clock, LFR Clock, HF Clock, and REF_1MHz_CLK inputs simultaneously S(4): The BCLK1 or BCLK2 pins could be chosen to drive the PLL, ADC Clock, DAC Clock, and audio interface bit clock inputs simultaneously Table 9. Multifunction Pin Assignments for Pins WCLK3, BCLK3, DIN3, DOUT3, GPIO1, GPIO2, GPO1, GPI1, GPI2, GPI3, and GPI4 11 Pin Function 12 WCLK3 BCLK3 13 14 15 16 17 18 19 20 21 DIN3 DOUT3 GPIO1 GPIO2 GPO1/ MISO (1) GPI1/ SCLK (1) GPI2 GPI3 (2) GPI4 (2) A INT1 Output E E E B INT2 Output E E E C SAR ADC Interrupt E E E D CLOCKOUT Output E E E E ADC_MOD_CLOCK Output E E E F Single DOUT for ASI1 (All Channels) F Single DOUT for ASI2 F Single DOUT for ASI3 G Multiple DOUTs for ASI1 (L1, R1) (1) (2) 38 E E, D GPO1 and GPI1 can only be utilized for functions defined in this table when part utilizes I2C for control. In SPI mode, these pins serve as the MISO and SCLK, respectively. GPI3 and GPI4 can only be utilized for functions defined in this table when part utilizes SPI for control. In I2C mode, these pins serve as I2C address pins. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 Table 9. Multifunction Pin Assignments for Pins WCLK3, BCLK3, DIN3, DOUT3, GPIO1, GPIO2, GPO1, GPI1, GPI2, GPI3, and GPI4 (continued) 11 Pin Function G Multiple DOUTs for ASI1 (L2, R2) G Multiple DOUTs for ASI1 (L3, R3) G Multiple DOUTs for ASI1 (L4, R4) I General Purpose Output (via Reg) F Single DIN for ASI1 (All Channels) F Single DIN for ASI2 F Single DIN for ASI3 H Multiple DINs for ASI1 (L1, R1) H Multiple DINs for ASI1 (L2, R2) H Multiple DINs for ASI1 (L3, R3) H J K L 12 WCLK3 BCLK3 13 14 15 16 17 18 19 20 21 DIN3 DOUT3 GPIO1 GPIO2 GPO1/ MISO (1) GPI1/ SCLK (1) GPI2 GPI3 (2) GPI4 (2) E E E E E E E E E E E E E E E E (3) E E E E, D E E E E E E E Multiple DINs for ASI1 (L4, R4) E E E E Digital Mic Data E E E E E Input to PLL_CLKIN Input to ADC_CLKIN S (4) S (4) S (4) S (4) S (4) S (4) M Input to DAC_CLKIN N Input to CDIV_CLKIN O Input to LFR_CLKIN P Input to HF_CLK Q Input to REF_1MHz_CLK R General Purpose Input (via Reg) S ISR Interrupt for miniDSP (via Reg) T WCLK Output for ASI1 U WCLK Input for ASI1 V BCLK Output for ASI1 E W BCLK Input for ASI1 E X WCLK Output for ASI2 Y WCLK Input for ASI2 Z BCLK Output for ASI2 AA BCLK Input for ASI2 BB WCLK Output for ASI3 CC WCLK Input for ASI3 DD BCLK Output for ASI3 EE BCLK Input for ASI3 (3) (4) (5) S S E E E E S (4) S (4) S (4) S (4) S (4) S (4) S S S S S S E E E E E E E E E E S, D (5) E S, D E: The pin is exclusively used for this function, no other function can be implemented with the same pin (e.g. if WCLK3 has been allocated for General Purpose Output, it cannot be used as the ASI3 WCLK output at the same time) S(4): The GPIO1, GPIO2, GPI1, or GPI2 pins could be chosen to drive the PLL, ADC Clock, and DAC Clock inputs simultaneously D: Default Function Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 39 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com Table 9. Multifunction Pin Assignments for Pins WCLK3, BCLK3, DIN3, DOUT3, GPIO1, GPIO2, GPO1, GPI1, GPI2, GPI3, and GPI4 (continued) 11 13 14 15 16 17 18 19 20 21 DIN3 DOUT3 GPIO1 GPIO2 GPO1/ MISO (1) GPI1/ SCLK (1) GPI2 GPI3 (2) GPI4 (2) ADC BCLK Input for ASI1 E E E E E E GG ADC WCLK Input for ASI1 E E E E E E HH ADC BCLK Output for ASI1 E E II ADC WCLK Output for ASI1 E E JJ ADC BCLK Input for ASI2 E E E E E E KK ADC WCLK Input for ASI2 E E E E E E LL ADC BCLK Output for ASI2 E E MM ADC WCLK Output for ASI2 E E NN ADC BCLK Input for ASI3 E E E E E E OO ADC WCLK Input for ASI3 E E E E E E PP ADC BCLK Output for ASI3 E E QQ ADC WCLK Output for ASI3 E E Pin Function FF 40 12 WCLK3 BCLK3 Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 Analog Audio I/O P1_R45_D1=Power P1_R48_D[6:4]=Gain -12, -6, 0dB P1_R23_D[4:3] IN1L-B IN1L 10/20/40K P1_R52_D[7:6] 20K SPKLP MAL P1_R45_D7 LOL P1_R46_D[6:0] IN1L P1_R45_D2 SPR_IN -78dB to 0dB P1_R46_D[6:0] P1_R17_D3=Power IN2L 10/20/40K P1_R52_D[5:4] P1_R18_D[5:0] 10/20/40K P1_R52_D[3:2] IN4L 20K 10/20/40K P1_R52_D[1:0] IN2R 10/20/40K P1_R54_D[5:4] P MAR P1_R45_D6 P 20K M P1_R27_D7 MAL P1_R27_D5 LDACP LOL-B1 P1_R28_D[6:0] Left Channel Input Options: Single Ended: IN1L or IN2L or IN3L or IN1R or IN4L Differential: IN2L (P) and IN2R (M) or IN3L (P) and IN3R (M) or IN4L (P) and IN4R (M) P1_R23_D7 MAL IN1L-B P1_R23_D[4:3] Note (For All Inputs to Mic PGA): PGA Input = 0 dB for Singled Ended Input with RIN = 10K PGA Input = +6 dB for Differential Input with RIN= 10K PGA Input = -6 dB for Singled Ended Input with RIN= 20K PGA Input = 0 dB for Differential Input with RIN= 20K PGA Input = -12 dB for Singled Ended Input with RIN= 40K PGA Input = -6 dB for Differential Input with RIN= 40K CM2L CM1L CM1R CM CM2R LDACM P1_R22_D7 -78dB to 0dB P1_R36_D[6:0] -78dB to 0dB P1_R38_D[6:0] IN1L 10/20/40K P1_R57_D[5:4] Right DAC Right ADC M MAR RECM 2 P1_R22_D0=Power LOR Lineout Amplifier Right IN1R-B P1_R23_D[1:0] P1_R56_D5 P1_R19_D[5:0] -36d to 0dB 10/20/40K P1_R55_D[3:2] -78dB to 0dB P1_R29_D[6:0] P1_R17_D2=Power P1_R19_D[5:0] Mixer Amp Right P1_R17_D4 MAR P1_R27_D0=Power P1_R32_D[5:0]=Gain LOR-B1 P1_R29_D[6:0] P1_R27_D2 LDACM RDACP P1_R27_D4 P1_R27_D6 MAR IN1R IN1R P1_R23_D6 P P 10/20/40K P1_R55_D[5:4] LOL P1_R22_D2 P1_R22_D6 RDACM Receiver Amplifier -6db to +29dB P1_R41_D[5:0]=Gain RECM P1_R40_D6=Power RECM -78dB to 0dB P1_R37_D[6:0] 0 to +47.5 dB P1_R60 Mic PGA Right IN2L10/20/40K P1_R55_D[1:0] IN2R LOR-B2 P1_R37_D[6:0] Differential: IN1R (P) and IN1L (M) or IN3R (P) and IN3L (M) or IN4R (P) and IN4L (M) M RECP 1 P1_R39_D[6:0] -78dB to 0dB P1_R39_D[6:0] P1_R56_D4 P1_R40_D[5:0]=Gain RECP P1_R40_D7=Power RECP P1_R38_D[6:0] IN1R Single Ended: IN1R or IN2R or IN3R or IN2L or IN4R IN3L 10/20/40K P1_R57_D[3:2] LOL LOL-B2 P1_R36_D[6:0] IN1L Right Channel Input Options: 10/20/40K P1_R57_D[7:6] P1_R22_D1=Power Lineout Amplifier Left RDACP P1_R22_D5 10/20/40K P1_R57_D[1:0] 20K HPL -78dB to 0dB P1_R28_D[6:0] 10/20/40K P1_R54_D[1:0] 20K Headphone Amplifier Left -6dB to14dB P1_R53_D4 10/20/40K P1_R54_D[7:6] IN4L SPKRM P1_R27_D1=Power P1_R31_D[5:0]=Gain Left DAC Left ADC Mic PGA Left 10/20/40K P1_R54_D[3:2] IN4R IN3R Class-D SPR_IN Speaker Amp R 6, 12, 18, 24, 30 dB 0 to +47.5 dB P1_R59 M IN3R SPKRP LOR -36dB to 0dB P1_R18_D[5:0] P1_R53_D5 IN1R MAL Mixer Amp Left SPKLM P1_R45_D0=Power P1_R48_D[2:0]=Gain -78dB to 0dB P1_R47_D[6:0] P1_R47_D[6:0] IN1L P1_R17_D5 IN3L IN4R Class-D Speaker Amp L 6, 12, 18, 24, 30 dB 10/20/40K P1_R55_D[7:6] 20K IN1R Headphone Amplifier Right -6dB to +14dB HPR -12, -6, 0dB P1_R23_D[1:0] IN1R-B Figure 23. Analog Routing Diagram For more detailed information see the TLV320AIC3262 Application Reference Guide, SLAU309. Analog Low Power Bypass The TLV320AIC3262 offers two analog-bypass modes. In either of the modes, an analog input signal can be routed from an analog input pin to an amplifier driving an analog output pin. Neither the ADC nor the DAC resources are required for such operation; this supports low-power operation during analog-bypass mode. In analog low-power bypass mode, line-level signals can be routed directly from the analog inputs IN1L to the left lineout amplifier (LOL) and IN1R to LOR. Additionally, line-level signals can be routed directly from these analog inputs to the differential receiver amplifier, which outputs on RECP and RECM. ADC Bypass Using Mixer Amplifiers In addition to the low-power bypass mode, there is a bypass mode that uses the programmable gain amplifiers of the input stage in conjunction with a mixer amplifier. With this mode, microphone-level signals can be amplified and routed to the line, speaker, or headphone outputs, fully bypassing the ADC and DAC. To enable this mode, the mixer amplifiers are powered on via software command. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 41 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com Headphone Outputs The stereo headphone drivers on pins HPL and HPR can drive loads with impedances down to 16 in singleended DC-coupled headphone configurations. An integral charge pump generates the negative supply required to operate the headphone drivers in dc-coupled mode, where the common mode of the output signal is made equal to the ground of the headphone load using a ground-sense circuit. Operation of headphone drivers in dccoupled (ground centered mode) eliminates the need for large dc-blocking capacitors. HPL HPR HPVSS_SENSE Figure 24. TLV320AIC3262 Ground-Centered Headphone Output Alternatively the headphone amplifier can also be operated in a unipolar circuit configuration using DC blocking capacitors. Stereo Line Outputs The stereo line level drivers on LOL and LOR pins can drive a wide range of line level resistive impedances in the range of 600 to 10k. The output common mode of line level drivers can be configured to equal the analog input common-mode setting, either 0.75V or 0.9V. The line-level drivers can drive out a mixed combination of DAC signal and attenuated ADC PGA signal, and signal mixing is register-programmable. Differential Receiver Output The differential receiver amplifier output spans the RECP and RECM pins and can drive a 32 receiver driver. With output common-mode setting of 1.65V and RECVDD_33 supply at 3.3V, the receiver driver can drive up to a 1Vrms output signal. With the RECVDD_33 supply at 3.3V, the receiver driver can deliver greater than 128mW into a 32 BTL load. If desired, the RECVDD_33 supply can be set to 1.8V, at which the driver can deliver about 40mW into the 32 BTL load. Stereo Class-D Speaker Outputs The integrated Class-D stereo speaker drivers (SPKLP/SPKLN and SPKRP/SPKRN) are capable of driving two 8 differential loads. The speaker drivers can be powered directly from the power supply (2.7V to 5.5V) on the SLVDD and SRVDD pins, however the voltage (including spike voltage) must be limited below the Absolute Maximum Voltage of 6.0V. The speaker drivers are capable of supplying 750 mW per channel at 10% THD+N with a 3.6-V power supply and 1.46W per channel at 10% THD+N with a 5.0V power supply. Separate left and right channels can be sent to each Class-D driver through the Lineout signal path, or from the mixer amplifiers in the ADC bypass. If only one speaker is being utilized for playback, the analog mixer before the Left Speaker amplifier can sum the left and right audio signals for monophonic playback. ADC / Digital Microphone Interface The TLV320AIC3262 includes a stereo audio ADC, which uses a delta-sigma modulator with a programmable oversampling ratio, followed by a digital decimation filter and a programmable miniDSP. The ADC supports sampling rates from 8kHz to 192kHz. In order to provide optimal system power management, the stereo recording path can be powered up one channel at a time, to support the case where only mono record capability is required. 42 Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 The ADC path of the TLV320AIC3262 features a large set of options for signal conditioning as well as signal routing: * 2 ADCs * 8 analog inputs which can be mixed and/or multiplexed in single-ended and/or differential configuration * 2 programmable gain amplifiers (PGA) with a range of 0 to +47.5dB * 2 mixer amplifiers for analog bypass * 2 low power analog bypass channels * Fine gain adjust of digital channels with 0.1 dB step size * Digital volume control with a range of -12 to +20dB * Mute function * Automatic gain control (AGC) In * * * * * * addition to the standard set of ADC features the TLV320AIC3262 also offers the following special functions: Built in microphone biases Stereo digital microphone interface Channel-to-channel phase adjustment Fast charge of ac-coupling capacitors Anti thump Adaptive filter mode ADC Processing Blocks -- Overview The TLV320AIC3262 ADC channel includes a built-in digital decimation filter to process the oversampled data from the sigma-delta modulator to generate digital data at Nyquist sampling rate with high dynamic range. The decimation filter can be chosen from three different types, depending on the required frequency response, group delay and sampling rate. ADC Processing Blocks The TLV320AIC3262 offers a range of processing blocks which implement various signal processing capabilities along with decimation filtering. These processing blocks give users the choice of how much and what type of signal processing they may use and which decimation filter is applied. The choice between these processing blocks is part of the PowerTune strategy to balance power conservation and signal-processing flexibility. Decreasing the use of signal-processing capabilities reduces the power consumed by the device. Table 10 gives an overview of the available processing blocks of the ADC channel and their properties. The Resource Class Column (RC) gives an approximate indication of power consumption. The signal processing blocks available are: * First-order IIR * Scalable number of biquad filters * Variable-tap FIR filter * AGC The processing blocks are tuned for common cases and can achieve high anti-alias filtering or low-group delay in combination with various signal processing effects such as audio effects and frequency shaping. The available first order IIR, BiQuad and FIR filters have fully user programmable coefficients. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 43 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com Table 10. ADC Processing Blocks Processing Blocks Channel Decimation Filter 1st Order IIR Available Number BiQuads FIR Required AOSR Value Resource Class PRB_R1 (1) Stereo A Yes 0 No 128,64,32,16,8,4 7 PRB_R2 Stereo A Yes 5 No 128,64,32,16,8,4 8 PRB_R3 Stereo A Yes 0 25-Tap 128,64,32,16,8,4 8 PRB_R4 Left A Yes 0 No 128,64,32,16,8,4 4 PRB_R5 Left A Yes 5 No 128,64,32,16,8,4 4 PRB_R6 Left A Yes 0 25-Tap 128,64,32,16,8,4 4 PRB_R7 Stereo B Yes 0 No 64,32,16,8,4,2 3 PRB_R8 Stereo B Yes 3 No 64,32,16,8,4,2 4 PRB_R9 Stereo B Yes 0 17-Tap 64,32,16,8,4,2 4 PRB_R10 Left B Yes 0 No 64,32,16,8,4,2 2 PRB_R11 Left B Yes 3 No 64,32,16,8,4,2 2 PRB_R12 Left B Yes 0 17-Tap 64,32,16,8,4,2 2 PRB_R13 Stereo C Yes 0 No 32,16,8,4,2,1 3 PRB_R14 Stereo C Yes 5 No 32,16,8,4,2,1 4 PRB_R15 Stereo C Yes 0 25-Tap 32,16,8,4,2,1 4 PRB_R16 Left C Yes 0 No 32,16,8,4,2,1 2 PRB_R17 Left C Yes 5 No 32,16,8,4,2,1 2 PRB_R18 Left C Yes 0 25-Tap 32,16,8,4,2,1 2 (1) Default For more detailed information see the Application Reference Guide, SLAU309. 44 Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 DAC The TLV320AIC3262 includes a stereo audio DAC supporting data rates from 8kHz to 192kHz. Each channel of the stereo audio DAC consists of a signal-processing engine with fixed processing blocks, a programmable miniDSP, a digital interpolation filter, multi-bit digital delta-sigma modulator, and an analog reconstruction filter. The DAC is designed to provide enhanced performance at low sampling rates through increased oversampling and image filtering, thereby keeping quantization noise generated within the delta-sigma modulator and signal images strongly suppressed within the audio band to beyond 20kHz. To handle multiple input rates and optimize power dissipation and performance, the TLV320AIC3262 allows the system designer to program the oversampling rates over a wide range from 1 to 1024. The system designer can choose higher oversampling ratios for lower input data rates and lower oversampling ratios for higher input data rates. The TLV320AIC3262 DAC channel includes a built-in digital interpolation filter to generate oversampled data for the sigma-delta modulator. The interpolation filter can be chosen from three different types depending on required frequency response, group delay and sampling rate. The DAC path of the TLV320AIC3262 features many options for signal conditioning and signal routing: * 2 headphone amplifiers - Usable in single-ended stereo or differential mono mode - Analog volume setting with a range of -6 to +14 dB * 2 line-out amplifiers - Usable in single-ended stereo or differential mono mode * 2 Class-D speaker amplifiers - Usable in stereo differential mode - Analog volume control with a settings of +6, +12, +18, +24, and +30 dB * 1 Receiver amplifier - Usable in mono differential mode - Analog volume setting with a range of -6 to +29 dB * Digital volume control with a range of -63.5 to +24dB * Mute function * Dynamic range compression (DRC) In * * * * addition to the standard set of DAC features the TLV320AIC3262 also offers the following special features: Built in sine wave generation (beep generator) Digital auto mute Adaptive filter mode Asynchronous Sample Rate Conversion DAC Processing Blocks -- Overview The TLV320AIC3262 implements signal processing capabilities and interpolation filtering via processing blocks. These fixed processing blocks give users the choice of how much and what type of signal processing they may use and which interpolation filter is applied. The choice between these processing blocks is part of the PowerTune strategy balancing power conservation and signal processing flexibility. Less signal processing capability will result in less power consumed by the device. The Table 11 gives an overview over all available processing blocks of the DAC channel and their properties. The Resource Class Column (RC) gives an approximate indication of power consumption. The signal processing blocks available are: * First-order IIR * Scalable number of biquad filters * 3D - Effect * Beep Generator The processing blocks are tuned for common cases and can achieve high image rejection or low group delay in combination with various signal processing effects such as audio effects and frequency shaping. The available first-order IIR and biquad filters have fully user-programmable coefficients. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 45 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com Table 11. Overview - DAC Predefined Processing Blocks (1) Processing Block No. Interpolation Filter Channel 1st Order IIR Available Num. of Biquads DRC 3D Beep Generator RC Class PRB_P1 (1) A Stereo No 3 No No No 8 PRB_P2 A Stereo Yes 6 Yes No No 12 PRB_P3 A Stereo Yes 6 No No No 10 PRB_P4 A Left No 3 No No No 4 PRB_P5 A Left Yes 6 Yes No No 6 PRB_P6 A Left Yes 6 No No No 5 PRB_P7 B Stereo Yes 0 No No No 5 PRB_P8 B Stereo No 4 Yes No No 9 PRB_P9 B Stereo No 4 No No No 7 PRB_P10 B Stereo Yes 6 Yes No No 9 PRB_P11 B Stereo Yes 6 No No No 7 PRB_P12 B Left Yes 0 No No No 3 PRB_P13 B Left No 4 Yes No No 4 PRB_P14 B Left No 4 No No No 4 PRB_P15 B Left Yes 6 Yes No No 5 PRB_P16 B Left Yes 6 No No No 4 PRB_P17 C Stereo Yes 0 No No No 3 PRB_P18 C Stereo Yes 4 Yes No No 6 PRB_P19 C Stereo Yes 4 No No No 4 PRB_P20 C Left Yes 0 No No No 2 PRB_P21 C Left Yes 4 Yes No No 3 PRB_P22 C Left Yes 4 No No No 2 PRB_P23 A Stereo No 2 No Yes No 8 PRB_P24 A Stereo Yes 5 Yes Yes No 12 PRB_P25 A Stereo Yes 5 Yes Yes Yes 13 PRB_P26 D Stereo No 0 No No No 1 Default For more detailed information see the Application Reference Guide, SLAU309. Powertune The TLV320AIC3262 features PowerTune, a mechanism to balance power-versus-performance trade-offs at the time of device configuration. The device can be tuned to minimize power dissipation, to maximize performance, or to an operating point between the two extremes to best fit the application. The TLV320AIC3262 PowerTune modes are called PTM_R1 to PTM_R4 for the recording (ADC) path and PTM_P1 to PTM_P4 for the playback (DAC) path. For more detailed information see the Application Reference Guide, SLAU309. Clock Generation and PLL To minimize power consumption, the system ideally provides a master clock that is a suitable integer multiple of the desired sampling frequencies. In such cases, internal dividers can be programmed to set up the required internal clock signals at very low power consumption. For cases where such master clocks are not available, the built-in PLL can be used to generate a clock signal that serves as an internal master clock. In fact, this master clock can also be routed to an output pin and may be used elsewhere in the system. The clock system is flexible enough that it even allows the internal clocks to be derived directly from an external clock source, while the PLL is used to generate some other clock that is only used outside the TLV320AIC3262. 46 Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 The TLV320AIC3262 supports a wide range of options for generating clocks for the ADC and DAC sections as well as interface and other control blocks. The clocks for ADC and DAC require source reference clocks, and these clocks can be from a single source or from two separate sources. They can be provided on a variety of device pins such as MCLKx, BCLK1, BCLK2, GPI1, GPI2, or GPIOx pins. The clocks, ADC_CLKIN and DAC_CLKIN, can then be routed through highly-flexible clock dividers to generate the various clocks required for ADC, DAC and the miniDSP sections. In the event that the desired audio or miniDSP clocks cannot be generated from the reference clocks on MCLKx, BCLK1, BCLK2, or GPIOx, the codec also provides the option of using the on-chip PLL which supports a wide range of fractional multiplication values to generate the required clocks. The ADC_CLKIN and DAC_CLKIN can then be routed through highly-flexible clock dividers to generate the various clocks required for ADC, DAC and the miniDSP sections. For more detailed information see the Application Reference Guide, SLAU309. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 47 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com Interfaces Control Interfaces The TLV320AIC3262 control interface supports SPI or I2C communication protocols, with the protocol selectable using the SPI_SELECT pin. For SPI, SPI_SELECT should be tied high; for I2C, SPI_SELECT should be tied low. It is not recommended to change the state of SPI_SELECT during device operation. I2C Control The TLV320AIC3262 supports the I2C control protocol, and will respond by default (GPI3 and GPI4 grounded) to the 7-bit I2C address of 0011000. With the two I2C address pins, GPI3 and GPI4, the device can be configured to respond to one of four 7-bit I2C addresses, 0011000, 0011001, 0011010, or 0011011. The full 8-bit I2C address can be calculated as: 8-Bit I2C Address = "00110" + GPI4 + GPI3 + R/W E.g. to write to the TLV320AIC3262 with GPI4 = 1 and GPI3 = 0 the 8-Bit I2C Address is "00110" + GPI4 + GPI3 + R/W = "00110100" = 0x34 I2C is a two-wire, open-drain interface supporting multiple devices and masters on a single bus. Devices on the I2C bus only drive the bus lines LOW by connecting them to ground; they never drive the bus lines HIGH. Instead, the bus wires are pulled HIGH by pullup resistors, so the bus wires are HIGH when no device is driving them LOW. This way, two devices cannot conflict; if two devices drive the bus simultaneously, there is no driver contention. SPI Control In the SPI control mode, the TLV320AIC3262 uses the pins SCL as SS, GPI1 as SCLK, GPO1 as MISO, SDA as MOSI; a standard SPI port with clock polarity setting of 0 (typical microprocessor SPI control bit CPOL = 0) and clock phase setting of 1 (typical microprocessor SPI control bit CPHA = 1). The SPI port allows full-duplex, synchronous, serial communication between a host processor (the master) and peripheral devices (slaves). The SPI master (in this case, the host processor) generates the synchronizing clock (driven onto SCLK) and initiates transmissions. The SPI slave devices (such as the TLV320AIC3262) depend on a master to start and synchronize transmissions. A transmission begins when initiated by an SPI master. The byte from the SPI master begins shifting in on the slave MOSI pin under the control of the master serial clock (driven onto SCLK). As the byte shifts in on the MOSI pin, a byte shifts out on the MISO pin to the master shift register. For more detailed information see the Application Reference Guide, SLAU309. Digital Audio Interfaces The TLV320AIC3262 features three digital audio data serial interfaces, or audio buses. These three interfaces can be run simultaneously, thereby enabling reception and transmission of digital audio from/to three separate devices. A common example of this scenario would be individual connections to an application processor, a communication baseband processor, and a Bluetooth chipset. By utilizing the TLV320AIC3262 as the center of the audio processing in a portable audio system, mixing of voice and music audio is greatly simplified. In addition, the miniDSP can be utilized to greatly enhance the portable device experience by providing advanced audio processing to both communication and media audio streams simultaneously. In addition to the three simultaneous digital audio interfaces, a fourth set of digital audio pins can be muxed into Audio Serial Interface #1. In other words, four separate 4-wire digital audio buses can be connected to the TLV320AIC3262, with up to three of these 4-wire buses receiving and sending digital audio data. 48 Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 Audio Serial Interfaces BCLK BCLK3 DIN DOUT DOUT3 WCLK DIN3 DOUT WCLK3 AUDIO SERIAL INTERFACE #3 DOUT2 DIN DIN2 BCLK BCLK2 WCLK2 WCLK GPIO1 DOUT AUDIO SERIAL INTERFACE #2 GPIO2 GPI2 GPO1 DIN DOUT1 BCLK BCLK1 WCLK1 WCLK DIN1 AUDIO SERIAL INTERFACE #1 Figure 25. Typical Multiple Connections to Three Audio Serial Interfaces Each audio bus on the TLV320AIC3262 is very flexible, including left or right-justified data options, support for I2S or PCM protocols, programmable data length options, a TDM mode for multichannel operation, very flexible master/slave configurability for each bus clock line, and the ability to communicate with multiple devices within a system directly. Each of the three audio buses of the TLV320AIC3262 can be configured for left or right-justified, I2S, DSP, or TDM modes of operation, where communication with standard telephony PCM interfaces is supported within the TDM mode. These modes are all MSB-first, with data width programmable as 16, 20, 24, or 32 bits. In addition, the word clock and bit clock can be independently configured in either Master or Slave mode, for flexible connectivity to a wide variety of processors. The word clock is used to define the beginning of a frame, and may be programmed as either a pulse or a square-wave signal. The frequency of this clock corresponds to the maximum of the selected ADC and DAC sampling frequencies. When configuring an audio interface for six-wire mode, the ADC and DAC paths can operate based on separate word clocks. The bit clock is used to clock in and clock out the digital audio data across the serial bus. When in Master mode, this signal can be programmed to generate variable clock pulses by controlling the bit-clock divider. The number of bit-clock pulses in a frame may need adjustment to accommodate various word-lengths as well as to support the case when multiple TLV320AIC3262s may share the same audio bus. When configuring an audio interface for six-wire mode, the ADC and DAC paths can operate based on separate bit clocks. The TLV320AIC3262 also includes a feature to offset the position of start of data transfer with respect to the word-clock. This offset can be controlled in terms of number of bit-clocks. The TLV320AIC3262 also has the feature of inverting the polarity of the bit-clock used for transferring the audio data as compared to the default clock polarity used. This feature can be used independently of the mode of audio interface chosen. The TLV320AIC3262 further includes programmability to 3-state the DOUT line during all bit clocks when valid data is not being sent. By combining this capability with the ability to program at what bit clock in a frame the audio data begins, time-division multiplexing (TDM) can be accomplished, enabling the use of multiple codecs on a single audio serial data bus. When the audio serial data bus is powered down while configured in master mode, the pins associated with the interface are put into a 3-state output condition. By default, when the word-clocks and bit-clocks are generated by the TLV320AIC3262, these clocks are active only when the codec (ADC, DAC or both) are powered up within the device. This is done to save power. However, it also supports a feature when both the word clocks and bit-clocks can be active even when the codec in the device is powered down. This is useful when using the TDM mode with multiple codecs on the same bus, or when word-clock or bit-clocks are used in the system as general-purpose clocks. For more detailed information see the Application Reference Guide, SLAU309. Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 49 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com miniDSP The TLV320AIC3262 features two fully programmable miniDSP cores. The first miniDSP core is tightly coupled to the ADC, the second miniDSP core is tightly coupled to the DAC. The algorithms for the miniDSP must be loaded into the device after power up. The miniDSPs have direct access to the digital stereo audio stream on the ADC and on the DAC side, offering the possibility for advanced, very-low group delay DSP algorithms. Each miniDSP can run up to 1145 instructions on every audio sample at a 48kHz sample rate. The two cores can run fully synchronized and can exchange data. The TLV320AIC3262 features the ability to process a multitude of algorithms simultaneously. For example, the miniDSPs enable simultaneous noise cancellation, acoustic echo cancellation, sidetone, equalization filtering, dynamic range compression, conversation recording, user-interface sound mixing, and other voice enhancement processing at voice-band sampling rates (e.g. 8kHz) and highdefintion voice sampling rates (e.g. 16kHz). The TLV320AIC3262 miniDSPs also enable advanced DSP sound enhancement algorithms for an enhanced media experience on a portable audio device. Software Software development for the TLV320AIC3262 is supported through TI's comprehensive PurePath Studio Development Environment. A powerful, easy-to-use tool designed specifically to simplify software development on the TLV320AIC3xxx miniDSP audio platform. The Graphical Development Environment consists of a library of common audio functions that can be dragged-and-dropped into an audio signal flow and graphically connected together. The DSP code can then be assembled from the graphical signal flow with the click of a mouse. For more detailed information see the Application Reference Guide, SLAU309. Asynchronous Sample Rate Conversion (ASRC) For playing back audio/speech signals at various sampling rates, AIC3262 provides an efficient asynchronous sampling rate conversion with the combination of a dedicated ASRC coefficient calculator and the DAC miniDSP engine. The coefficient calculator estimates the audio/speech data input rate versus the DAC playback rate and feeds the calculated coefficients to the miniDSP, with which it converts the audio/speech data to the DAC playback rate. The whole process can be configured automatically without the need of any input sampling rate related information. The input sampling rates as well as the DAC playback rate are not limited to the typical audio/speech sampling rates. A reliable and efficient handshaking is involved between the miniDSP software and the coefficient calculator. For detailed information, please refer to the AIC3262 software programming manual. For more detailed information see the Application Reference Guide, SLAU309. Power Supply The TLV320AIC3262 integrates a large amount of digital and analog functionality, and each of these blocks can be powered separately to enable the system to select appropriate power supplies for desired performance and power consumption. The device has separate power domains for digital IO, digital core, analog core, analog input, receiver driver, charge-pump input, headphone driver, and speaker drivers. If desired, all of the supplies (except for the supplies for speaker drivers, which can directly connect to the battery) can be connected together and be supplied from one source in the range of 1.65 to 1.95V. Individually, the IOVDD voltage can be supplied in the range of 1.1V to 3.6V. For improved power efficiency, the digital core power supply can range from 1.26V to 1.95V. The analog core voltages (AVDD1_18, AVDD2_18, AVDD4_18, and AVDD_18) can range from 1.5V to 1.95V. The microphone bias (AVDD3_33) and receiver driver supply (RECVDD_33) voltages can range from 1.65V to 3.6V. The charge-pump input voltage (CPVDD_18) can range from 1.26V to 1.95V, and the headphone driver supply (HVDD_18) voltage can range from 1.5V to 1.95V. The speaker driver voltages (SLVDD, SRVDD, and SPK_V) can range from 2.7V to 5.5V. For more detailed information see the Application Reference Guide, SLAU309. Device Special Functions The following special functions are available to support advanced system requirements: * SAR ADC * Headset detection * Interrupt generation * Flexible pin multiplexing For more detailed information see the Application Reference Guide, SLAU309. 50 Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 Register Map Summary Table 12. Summary of Register Map Decimal Hex DESCRIPTION BOOK NO. PAGE NO. REG. NO. BOOK NO. PAGE NO. REG. NO. 0 0 0 0x00 0x00 0x00 Page Select Register 0 0 1 0x00 0x00 0x01 Software Reset Register 0 0 2-3 0x00 0x00 0x020x03 Reserved Registers 0 0 4 0x00 0x00 0x04 Clock Control Register 1, Clock Input Multiplexers 0 0 5 0x00 0x00 0x05 Clock Control Register 2, PLL Input Multiplexer 0 0 6 0x00 0x00 0x06 Clock Control Register 3, PLL P and R Values 0 0 7 0x00 0x00 0x07 Clock Control Register 4, PLL J Value 0 0 8 0x00 0x00 0x08 Clock Control Register 5, PLL D Values (MSB) 0 0 9 0x00 0x00 0x09 Clock Control Register 6, PLL D Values (LSB) 0 0 10 0x00 0x00 0x0A Clock Control Register 7, PLL_CLKIN Divider 0 0 11 0x00 0x00 0x0B Clock Control Register 8, NDAC Divider Values 0 0 12 0x00 0x00 0x0C Clock Control Register 9, MDAC Divider Values 0 0 13 0x00 0x00 0x0D DAC OSR Control Register 1, MSB Value 0 0 14 0x00 0x00 0x0E DAC OSR Control Register 2, LSB Value 0 0 15-17 0x00 0x00 0x0F0x11 Reserved Registers 0 0 18 0x00 0x00 0x12 Clock Control Register 10, NADC Values 0 0 19 0x00 0x00 0x13 Clock Control Register 11, MADC Values 0 0 20 0x00 0x00 0x14 ADC Oversampling (AOSR) Register 0 0 21 0x00 0x00 0x15 CLKOUT MUX 0 0 22 0x00 0x00 0x16 Clock Control Register 12, CLKOUT M Divider Value 0 0 23 0x00 0x00 0x17 Timer clock 0 0 24 0x00 0x00 0x18 Low Frequency Clock Generation Control 0 0 25 0x00 0x00 0x19 High Frequency Clock Generation Control 1 0 0 26 0x00 0x00 0x1A High Frequency Clock Generation Control 2 0 0 27 0x00 0x00 0x1B High Frequency Clock Generation Control 3 0 0 28 0x00 0x00 0x1C High Frequency Clock Generation Control 4 0 0 29 0x00 0x00 0x1D High Frequency Clock Trim Control 1 0 0 30 0x00 0x00 0x1E High Frequency Clock Trim Control 2 0 0 31 0x00 0x00 0x1F High Frequency Clock Trim Control 3 0 0 32 0x00 0x00 0x20 High Frequency Clock Trim Control 4 0 0 33-35 0x00 0x00 0x210x23 Reserved Registers 0 0 36 0x00 0x00 0x24 ADC Flag Register 0 0 37 0x00 0x00 0x25 DAC Flag Register 0 0 38 0x00 0x00 0x26 DAC Flag Register 0 0 39-41 0x00 0x00 0x270x29 Reserved Registers 0 0 42 0x00 0x00 0x2A Sticky Flag Register 1 0 0 43 0x00 0x00 0x2B Interrupt Flag Register 1 0 0 44 0x00 0x00 0x2C Sticky Flag Register 2 0 0 45 0x00 0x00 0x2D Sticky Flag Register 3 0 0 46 0x00 0x00 0x2E Interrupt Flag Register 2 0 0 47 0x00 0x00 0x2F Interrupt Flag Register 3 Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 51 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com Table 12. Summary of Register Map (continued) Decimal Hex DESCRIPTION BOOK NO. PAGE NO. REG. NO. BOOK NO. PAGE NO. REG. NO. 0 0 48 0x00 0x00 0x30 INT1 Interrupt Control 0 0 49 0x00 0x00 0x31 INT2 Interrupt Control 0 0 50 0x00 0x00 0x32 SAR Control 1 0 0 51 0x00 0x00 0x33 Interrupt Format Control Register 0 0 52-59 0x00 0x00 0x340x3B Reserved Registers 0 0 60 0x00 0x00 0x3C DAC Processing Block and miniDSP Power Control 0 0 61 0x00 0x00 0x3D ADC Processing Block Control 0 0 62 0x00 0x00 0x3E Reserved Register 0 0 63 0x00 0x00 0x3F Primary DAC Power and Soft-Stepping Control 0 0 64 0x00 0x00 0x40 Primary DAC Master Volume Configuration 0 0 65 0x00 0x00 0x41 Primary DAC Left Volume Control Setting 0 0 66 0x00 0x00 0x42 Primary DAC Right Volume Control Setting 0 0 67 0x00 0x00 0x43 Headset Detection 0 0 68 0x00 0x00 0x44 DRC Control Register 1 0 0 69 0x00 0x00 0x45 DRC Control Register 2 0 0 70 0x00 0x00 0x46 DRC Control Register 3 0 0 71 0x00 0x00 0x47 Beep Generator Register 1 0 0 72 0x00 0x00 0x48 Beep Generator Register 2 0 0 73 0x00 0x00 0x49 Beep Generator Register 3 0 0 74 0x00 0x00 0x4A Beep Generator Register 4 0 0 75 0x00 0x00 0x4B Beep Generator Register 5 0 0 76 0x00 0x00 0x4C Beep Sin(x) MSB 0 0 77 0x00 0x00 0x4D Beep Sin(x) LSB 0 0 78 0x00 0x00 0x4E Beep Cos(x) MSB 0 0 79 0x00 0x00 0x4F Beep Cos(x) LSB 0 0 80 0x00 0x00 0x50 Reserved Register 0 0 81 0x00 0x00 0x51 ADC Channel Power Control 0 0 82 0x00 0x00 0x52 ADC Fine Gain Volume Control 0 0 83 0x00 0x00 0x53 Left ADC Volume Control 0 0 84 0x00 0x00 0x54 Right ADC Volume Control 0 0 85 0x00 0x00 0x55 ADC Phase Control 0 0 86 0x00 0x00 0x56 Left AGC Control 1 0 0 87 0x00 0x00 0x57 Left AGC Control 2 0 0 88 0x00 0x00 0x58 Left AGC Control 3 0 0 89 0x00 0x00 0x59 Left AGC Attack Time 0 0 90 0x00 0x00 0x5A Left AGC Decay Time 0 0 91 0x00 0x00 0x5B Left AGC Noise Debounce 0 0 92 0x00 0x00 0x5C Left AGC Signal Debounce 0 0 93 0x00 0x00 0x5D Left AGC Gain 0 0 94 0x00 0x00 0x5E Right AGC Control 1 0 0 95 0x00 0x00 0x5F Right AGC Control 2 0 0 96 0x00 0x00 0x60 Right AGC Control 3 0 0 97 0x00 0x00 0x61 Right AGC Attack Time 0 0 98 0x00 0x00 0x62 Right AGC Decay Time 0 0 99 0x00 0x00 0x63 Right AGC Noise Debounce 52 Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 Table 12. Summary of Register Map (continued) Decimal Hex DESCRIPTION BOOK NO. PAGE NO. REG. NO. BOOK NO. PAGE NO. REG. NO. 0 0 100 0x00 0x00 0x64 Right AGC Signal Debounce 0 0 101 0x00 0x00 0x65 Right AGC Gain 0 0 102 0x00 0x00 0x66 ADC DC Measurement Control Register 1 0 0 103 0x00 0x00 0x67 ADC DC Measurement Control Register 2 0 0 104 0x00 0x00 0x68 Left Channel DC Measurement Output Register 1 (MSB Byte) 0 0 105 0x00 0x00 0x69 Left Channel DC Measurement Output Register 2 (Middle Byte) 0 0 106 0x00 0x00 0x6A Left Channel DC Measurement Output Register 3 (LSB Byte) 0 0 107 0x00 0x00 0x6B Right Channel DC Measurement Output Register 1 (MSB Byte) 0 0 108 0x00 0x00 0x6C Right Channel DC Measurement Output Register 2 (Middle Byte) 0 0 109 0x00 0x00 0x6D Right Channel DC Measurement Output Register 3 (LSB Byte) 0 0 110-114 0x00 0x00 0x6E0x72 Reserved Registers 0 0 115 0x00 0x00 0x73 I2C Interface Miscellaneous Control 0 0 116-118 0x00 0x00 0x740x76 Reserved Registers 0 0 119 0x00 0x00 0x77 miniDSP Control Register 1, Register Access Control 0 0 120 0x00 0x00 0x78 miniDSP Control Register 2, Register Access Control 0 0 121 0x00 0x00 0x79 miniDSP Control Register 3, Register Access Control 0 0 122-126 0x00 0x00 0x7A0x7E Reserved Registers 0 0 127 0x00 0x00 0x7F Book Selection Register 0 1 0 0x00 0x01 0x00 Page Select Register 0 1 1 0x00 0x01 0x01 Power Configuration Register 0 1 2 0x00 0x01 0x02 Reserved Register 0 1 3 0x00 0x01 0x03 Left DAC PowerTune Configuration Register 0 1 4 0x00 0x01 0x04 Right DAC PowerTune Configuration Register 0 1 5-7 0x00 0x01 0x050x07 Reserved Registers 0 1 8 0x00 0x01 0x08 Common Mode Register 0 1 9 0x00 0x01 0x09 Headphone Output Driver Control 0 1 10 0x00 0x01 0x0A Receiver Output Driver Control 0 1 11 0x00 0x01 0x0B Headphone Output Driver De-pop Control 0 1 12 0x00 0x01 0x0C Receiver Output Driver De-Pop Control 0 1 13-16 0x00 0x01 0x0D0x10 Reserved Registers 0 1 17 0x00 0x01 0x11 Mixer Amplifier Control 0 1 18 0x00 0x01 0x12 Left ADC PGA to Left Mixer Amplifier (MAL) Volume Control 0 1 19 0x00 0x01 0x13 Right ADC PGA to Right Mixer Amplifier (MAR) Volume Control 0 1 20-21 0x00 0x01 0x140x15 Reserved Registers 0 1 22 0x00 0x01 0x16 Lineout Amplifier Control 1 0 1 23 0x00 0x01 0x17 Lineout Amplifier Control 2 0 1 24-26 0x00 0x01 0x180x1A Reserved 0 1 27 0x00 0x01 0x1B Headphone Amplifier Control 1 0 1 28 0x00 0x01 0x1C Headphone Amplifier Control 2 0 1 29 0x00 0x01 0x1D Headphone Amplifier Control 3 0 1 30 0x00 0x01 0x1E Reserved Register Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 53 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com Table 12. Summary of Register Map (continued) Decimal Hex DESCRIPTION BOOK NO. PAGE NO. REG. NO. BOOK NO. PAGE NO. REG. NO. 0 1 31 0x00 0x01 0x1F HPL Driver Volume Control 0 1 32 0x00 0x01 0x20 HPR Driver Volume Control 0 1 33 0x00 0x01 0x21 Charge Pump Control 1 0 1 34 0x00 0x01 0x22 Charge Pump Control 2 0 1 35 0x00 0x01 0x23 Charge Pump Control 3 0 1 36 0x00 0x01 0x24 Receiver Amplifier Control 1 0 1 37 0x00 0x01 0x25 Receiver Amplifier Control 2 0 1 38 0x00 0x01 0x26 Receiver Amplifier Control 3 0 1 39 0x00 0x01 0x27 Receiver Amplifier Control 4 0 1 40 0x00 0x01 0x28 Receiver Amplifier Control 5 0 1 41 0x00 0x01 0x29 Receiver Amplifier Control 6 0 1 42 0x00 0x01 0x2A Receiver Amplifier Control 7 0 1 43-44 0x00 0x01 0x2B0x2C Reserved Registers 0 1 45 0x00 0x01 0x2D Speaker Amplifier Control 1 0 1 46 0x00 0x01 0x2E Speaker Amplifier Control 2 0 1 47 0x00 0x01 0x2F Speaker Amplifier Control 3 0 1 48 0x00 0x01 0x30 Speaker Amplifier Volume Controls 0 1 49-50 0x00 0x01 0x310x32 Reserved Registers 0 1 51 0x00 0x01 0x33 Microphone Bias Control 0 1 52 0x00 0x01 0x34 Input Select 1 for Left Microphone PGA P-Terminal 0 1 53 0x00 0x01 0x35 Input Select 2 for Left Microphone PGA P-Terminal 0 1 54 0x00 0x01 0x36 Input Select for Left Microphone PGA M-Terminal 0 1 55 0x00 0x01 0x37 Input Select 1 for Right Microphone PGA P-Terminal 0 1 56 0x00 0x01 0x38 Input Select 2 for Right Microphone PGA P-Terminal 0 1 57 0x00 0x01 0x39 Input Select for Right Microphone PGA M-Terminal 0 1 58 0x00 0x01 0x3A Input Common Mode Control 0 1 59 0x00 0x01 0x3B Left Microphone PGA Control 0 1 60 0x00 0x01 0x3C Right Microphone PGA Control 0 1 61 0x00 0x01 0x3D ADC PowerTune Configuration Register 0 1 62 0x00 0x01 0x3E ADC Analog PGA Gain Flag Register 0 1 63 0x00 0x01 0x3F DAC Analog Gain Flags Register 1 0 1 64 0x00 0x01 0x40 DAC Analog Gain Flags Register 2 0 1 65 0x00 0x01 0x41 Analog Bypass Gain Flags Register 0 1 66 0x00 0x01 0x42 Driver Power-Up Flags Register 0 1 67-118 0x00 0x01 0x430x76 Reserved Registers 0 1 119 0x00 0x01 0x77 Headset Detection Tuning Register 1 0 1 120 0x00 0x01 0x78 Headset Detection Tuning Register 2 0 1 121 0x00 0x01 0x79 Microphone PGA Power-Up Control Register 0 1 122 0x00 0x01 0x7A Reference Powerup Delay Register 0 1 123-127 0x00 0x01 0x7B0x7F Reserved Registers 0 3 0 0x00 0x03 0x00 Page Select Register 0 3 1 0x00 0x03 0x01 Reserved Register 0 3 2 0x00 0x03 0x02 Primary SAR ADC Control 54 Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 Table 12. Summary of Register Map (continued) Decimal Hex DESCRIPTION BOOK NO. PAGE NO. REG. NO. BOOK NO. PAGE NO. REG. NO. 0 3 3 0x00 0x03 0x03 Primary SAR ADC Conversion Mode 0 3 4-5 0x00 0x03 0x040x05 Reserved Registers 0 3 6 0x00 0x03 0x06 SAR Reference Control 0 3 7-8 0x00 0x03 0x070x08 Reserved Registers 0 3 9 0x00 0x03 0x09 SAR ADC Flags Register 1 0 3 10 0x00 0x03 0x0A SAR ADC Flags Register 2 0 3 11-12 0x00 0x03 0x0B0x0C Reserved Registers 0 3 13 0x00 0x03 0x0D SAR ADC Buffer Mode Control 0 3 14 0x00 0x03 0x0E Reserved Register 0 3 15 0x00 0x03 0x0F Scan Mode Timer Control 0 3 16 0x00 0x03 0x10 Reserved Register 0 3 17 0x00 0x03 0x11 SAR ADC Clock Control 0 3 18 0x00 0x03 0x12 SAR ADC Buffer Mode Data Read Control 0 3 19 0x00 0x03 0x13 SAR ADC Measurement Control 0 3 20 0x00 0x03 0x14 Reserved Register 0 3 21 0x00 0x03 0x15 SAR ADC Measurement Threshold Flags 0 3 22 0x00 0x03 0x16 IN1L Max Threshold Check Control 1 0 3 23 0x00 0x03 0x17 IN1L Max Threshold Check Control 2 0 3 24 0x00 0x03 0x18 IN1L Min Threshold Check Control 1 0 3 25 0x00 0x03 0x19 IN1L Min Threshold Check Control 2 0 3 26 0x00 0x03 0x1A IN1R Max Threshold Check Control 1 0 3 27 0x00 0x03 0x1B IN1R Max Threshold Check Control 2 0 3 28 0x00 0x03 0x1C IN1R Min Threshold Check Control 1 0 3 29 0x00 0x03 0x1D IN1R Min Threshold Check Control 2 0 3 30 0x00 0x03 0x1E TEMP Max Threshold Check Control 1 0 3 31 0x00 0x03 0x1F TEMP Max Threshold Check Control 2 0 3 32 0x00 0x03 0x20 TEMP Min Threshold Check Control 1 0 3 33 0x00 0x03 0x21 TEMP Min Threshold Check Control 2 0 3 34-53 0x00 0x03 0x220x35 Reserved Registers 0 3 54 0x00 0x03 0x36 IN1L Measurement Data (MSB) 0 3 55 0x00 0x03 0x37 IN1L Measurement Data (LSB) 0 3 56 0x00 0x03 0x38 IN1R Measurement Data (MSB) 0 3 57 0x00 0x03 0x39 IN1R Measurement Data (LSB) 0 3 58 0x00 0x03 0x3A VBAT Measurement Data (MSB) 0 3 59 0x00 0x03 0x3B VBAT Measurement Data (LSB) 0 3 60-65 0x00 0x03 0x3C0x41 Reserved Registers 0 3 66 0x00 0x03 0x42 TEMP1 Measurement Data (MSB) 0 3 67 0x00 0x03 0x43 TEMP1 Measurement Data (LSB) 0 3 68 0x00 0x03 0x44 TEMP2 Measurement Data (MSB) 0 3 69 0x00 0x03 0x45 TEMP2 Measurement Data (LSB) 0 3 70-127 0x00 0x03 0x460x7F Reserved Registers Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 55 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com Table 12. Summary of Register Map (continued) Decimal Hex DESCRIPTION BOOK NO. PAGE NO. REG. NO. BOOK NO. PAGE NO. REG. NO. 0 4 0 0x00 0x04 0x00 Page Select Register 0 4 1 0x00 0x04 0x01 Audio Serial Interface 1, Audio Bus Format Control Register 0 4 2 0x00 0x04 0x02 Audio Serial Interface 1, Left Ch_Offset_1 Control Register 0 4 3 0x00 0x04 0x03 Audio Serial Interface 1, Right Ch_Offset_2 Control Register 0 4 4 0x00 0x04 0x04 Audio Serial Interface 1, Channel Setup Register 0 4 5 0x00 0x04 0x05 Audio Serial Interface 1, Multi-Channel Setup Register 1 0 4 6 0x00 0x04 0x06 Audio Serial Interface 1, Multi-Channel Setup Register 2 0 4 7 0x00 0x04 0x07 Audio Serial Interface 1, ADC Input Control 0 4 8 0x00 0x04 0x08 Audio Serial Interface 1, DAC Output Control 0 4 9 0x00 0x04 0x09 Audio Serial Interface 1, Control Register 9, ADC Slot Tristate Control 0 4 10 0x00 0x04 0x0A Audio Serial Interface 1, WCLK and BCLK Control Register 0 4 11 0x00 0x04 0x0B Audio Serial Interface 1, Bit Clock N Divider Input Control 0 4 12 0x00 0x04 0x0C Audio Serial Interface 1, Bit Clock N Divider 0 4 13 0x00 0x04 0x0D Audio Serial Interface 1, Word Clock N Divider 0 4 14 0x00 0x04 0x0E Audio Serial Interface 1, BCLK and WCLK Output 0 4 15 0x00 0x04 0x0F Audio Serial Interface 1, Data Output 0 4 16 0x00 0x04 0x10 Audio Serial Interface 1, ADC WCLK and BCLK Control 0 4 17 0x00 0x04 0x11 Audio Serial Interface 2, Audio Bus Format Control Register 0 4 18 0x00 0x04 0x12 Audio Serial Interface 2, Data Offset Control Register 0 4 19-22 0x00 0x04 0x130x16 Reserved Registers 0 4 23 0x00 0x04 0x17 Audio Serial Interface 2, ADC Input Control 0 4 24 0x00 0x04 0x18 Audio Serial Interface 2, DAC Output Control 0 4 25 0x00 0x04 0x19 Reserved Register 0 4 26 0x00 0x04 0x1A Audio Serial Interface 2, WCLK and BCLK Control Register 0 4 27 0x00 0x04 0x1B Audio Serial Interface 2, Bit Clock N Divider Input Control 0 4 28 0x00 0x04 0x1C Audio Serial Interface 2, Bit Clock N Divider 0 4 29 0x00 0x04 0x1D Audio Serial Interface 2, Word Clock N Divider 0 4 30 0x00 0x04 0x1E Audio Serial Interface 2, BCLK and WCLK Output 0 4 31 0x00 0x04 0x1F Audio Serial Interface 2, Data Output 0 4 32 0x00 0x04 0x20 Audio Serial Interface 2, ADC WCLK and BCLK Control 0 4 33 0x00 0x04 0x21 Audio Serial Interface 3, Audio Bus Format Control Register 0 4 34 0x00 0x04 0x22 Audio Serial Interface 3, Data Offset Control Register 0 4 35-38 0x00 0x04 0x230x26 Reserved Registers 0 4 39 0x00 0x04 0x27 Audio Serial Interface 3, ADC Input Control 0 4 40 0x00 0x04 0x28 Audio Serial Interface 3, DAC Output Control 0 4 41 0x00 0x04 0x29 Reserved Register 0 4 42 0x00 0x04 0x2A Audio Serial Interface 3, WCLK and BCLK Control Register 0 4 43 0x00 0x04 0x2B Audio Serial Interface 3, Bit Clock N Divider Input Control 0 4 44 0x00 0x04 0x2C Audio Serial Interface 3, Bit Clock N Divider 0 4 45 0x00 0x04 0x2D Audio Serial Interface 3, Word Clock N Divider 0 4 46 0x00 0x04 0x2E Audio Serial Interface 3, BCLK and WCLK Output 0 4 47 0x00 0x04 0x2F Audio Serial Interface 3, Data Output 0 4 48 0x00 0x04 0x30 Audio Serial Interface 3, ADC WCLK and BCLK Control 56 Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 Table 12. Summary of Register Map (continued) Decimal Hex DESCRIPTION BOOK NO. PAGE NO. REG. NO. BOOK NO. PAGE NO. REG. NO. 0 4 49-64 0x00 0x04 0x310x40 Reserved Registers 0 4 65 0x00 0x04 0x41 WCLK1 (Input/Output) Pin Control 0 4 66 0x00 0x04 0x42 Reserved Register 0 4 67 0x00 0x04 0x43 DOUT1 (Output) Pin Control 0 4 68 0x00 0x04 0x44 DIN1 (Input) Pin Control 0 4 69 0x00 0x04 0x45 WCLK2 (Input/Output) Pin Control 0 4 70 0x00 0x04 0x46 BCLK2 (Input/Output) Pin Control 0 4 71 0x00 0x04 0x47 DOUT2 (Output) Pin Control 0 4 72 0x00 0x04 0x48 DIN2 (Input) Pin Control 0 4 73 0x00 0x04 0x49 WCLK3 (Input/Output) Pin Control 0 4 74 0x00 0x04 0x4A BCLK3 (Input/Output) Pin Control 0 4 75 0x00 0x04 0x4B DOUT3 (Output) Pin Control 0 4 76 0x00 0x04 0x4C DIN3 (Input) Pin Control 0 4 77-81 0x00 0x04 0x4D0x51 Reserved Registers 0 4 82 0x00 0x04 0x52 MCLK2 (Input) Pin Control 0 4 83-85 0x00 0x04 0x530x55 Reserved Registers 0 4 86 0x00 0x04 0x56 GPIO1 (Input/Output) Pin Control 0 4 87 0x00 0x04 0x57 GPIO2 (Input/Output) Pin Control 0 4 88-90 0x00 0x04 0x580x5A Reserved Registers 0 4 91 0x00 0x04 0x5B GPI1 (Input) Pin Control 0 4 92 0x00 0x04 0x5C GPI2 (Input) Pin Control 0 4 93-95 0x00 0x04 0x5D0x5F Reserved Registers 0 4 96 0x00 0x04 0x60 GPO1 (Output) Pin Control 0 4 97-100 0x00 0x04 0x610x64 Reserved Registers 0 4 101 0x00 0x04 0x65 Digital Microphone Input Pin Control 0 4 102-117 0x00 0x04 0x660x75 Reserved Registers 0 4 118 0x00 0x04 0x76 miniDSP Data Port Control 0 4 119 0x00 0x04 0x77 Digital Audio Engine Synchronization Control 0 4 120-127 0x00 0x04 0x780x7F Reserved Registers 0 252 0 0x00 0xFC 0x00 Page Select Register 0 252 1 0x00 0xFC 0x01 SAR Buffer Mode Data (MSB) and Buffer Flags 0 252 2 0x00 0xFC 0x02 SAR Buffer Mode Data (LSB) 0 252 3-127 0x00 0xFC 0x030x7F Reserved Registers 20 0 0 0x14 0x00 0x00 Page Select Register 20 0 1-126 0x14 0x00 0x010x7E Reserved Registers 20 0 127 0x14 0x00 0x7F Book Selection Register 20 1-26 0 0x14 0x010x1A 0x00 Page Select Register Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 57 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com Table 12. Summary of Register Map (continued) Decimal Hex DESCRIPTION BOOK NO. PAGE NO. REG. NO. BOOK NO. PAGE NO. REG. NO. 20 1-26 1-7 0x14 0x010x1A 0x010x07 Reserved Registers 20 1-26 8-127 0x14 0x010x1A 0x080x7F ADC Fixed Coefficients C(0:767) 40 0 0 0x28 0x00 0x00 Page Select Register 40 0 1 0x28 0x00 0x01 ADC Adaptive CRAM Configuration Register 40 0 2-126 0x28 0x00 0x020x7E Reserved Registers 40 0 127 0x28 0x00 0x7F Book Selection Register 40 1-17 0 0x28 0x010x11 0x00 Page Select Register 40 1-17 1-7 0x28 0x010x11 0x010x07 Reserved Registers 40 1-17 8-127 0x28 0x010x11 0x080x7F ADC Adaptive Coefficients C(0:509) 40 18 0 0x28 0x12 0x00 Page Select Register 40 18 1-7 0x28 0x12 0x010x07 Reserved Registers 40 18 8-15 0x28 0x12 0x080x0F ADC Adaptive Coefficients C(510:511) 40 18 16-127 0x28 0x12 0x100x7F Reserved Registers 60 0 0 0x3C 0x00 0x00 Page Select Register 60 0 1-126 0x3C 0x00 0x010x7E Reserved Registers 60 0 127 0x3C 0x00 0x7F Book Selection Register 60 1-35 0 0x3C 0x010x23 0x00 Page Select Register 60 1-35 1-7 0x3C 0x010x23 0x010x07 Reserved Registers 60 1-35 8-127 0x3C 0x010x23 0x080x7F DAC Fixed Coefficients C(0:1023) 80 0 0 0x50 0x00 0x00 Page Select Register 80 0 1 0x50 0x00 0x01 DAC Adaptive Coefficient Bank #1 Configuration Register 80 0 2-126 0x50 0x00 0x020x7E Reserved Registers 80 0 127 0x50 0x00 0x7F Book Selection Register 80 1-17 0 0x50 0x010x11 0x00 Page Select Register 80 1-17 1-7 0x50 0x010x11 0x010x07 Reserved Registers 80 1-17 8-127 0x50 0x010x11 0x080x7F DAC Adaptive Coefficient Bank #1 C(0:509) 80 18 0 0x50 0x12 0x00 Page Select Register 80 18 1-7 0x50 0x12 0x010x07 Reserved Registers 80 18 8-15 0x50 0x12 0x080x0F DAC Adaptive Coefficient Bank #1 C(510:511) 80 18 16-127 0x50 0x12 0x100x7F Reserved Registers 82 0 0 0x52 0x00 0x00 Page Select Register 82 0 1 0x52 0x00 0x01 DAC Adaptive Coefficient Bank #2 Configuration Register 58 Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 TLV320AIC3262 www.ti.com SLAS679 - DECEMBER 2011 Table 12. Summary of Register Map (continued) Decimal Hex DESCRIPTION BOOK NO. PAGE NO. REG. NO. BOOK NO. PAGE NO. REG. NO. 82 0 2-126 0x52 0x00 0x020x7E Reserved Registers 82 0 127 0x52 0x00 0x7F Book Selection Register 82 1-17 0 0x52 0x010x11 0x00 Page Select Register 82 1-17 1-7 0x52 0x010x11 0x010x07 Reserved Registers 82 1-17 8-127 0x52 0x010x11 0x080x7F DAC Adaptive Coefficient Bank #2 C(0:509) 82 18 0 0x52 0x12 0x00 Page Select Register 82 18 1-7 0x52 0x12 0x010x07 Reserved Registers 82 18 8-15 0x52 0x12 0x080x0F DAC Adaptive Coefficient Bank #2 C(510:511) 82 18 16-127 0x52 0x12 0x100x7F Reserved Registers 100 0 0 0x64 0x00 0x00 Page Select Register 100 0 1-47 0x64 0x00 0x010x2F Reserved Registers 100 0 48 0x64 0x00 0x30 ADC miniDSP_A Instruction Control Register 1 100 0 49 0x64 0x00 0x31 ADC miniDSP_A Instruction Control Register 2 100 0 50 0x64 0x00 0x32 ADC miniDSP_A Decimation Ratio Control Register 100 0 51-56 0x64 0x00 0x330x38 Reserved Registers 100 0 57 0x64 0x00 0x39 ADC miniDSP_A Instruction Control Register 3 100 0 58 0x64 0x00 0x3A ADC miniDSP_A ISR Interrupt Control 100 0 59-126 0x64 0x00 0x3B0x7E Reserved Registers 100 0 127 0x64 0x00 0x7F Book Selection Register 100 1-52 0 0x64 0x010x34 0x00 Page Select Register 100 1-52 1-7 0x64 0x010x34 0x010x07 Reserved Registers 100 1-52 8-127 0x64 0x010x34 0x080x7F miniDSP_A Instructions 120 0 0 0x78 0x00 0x00 Page Select Register 120 0 1-47 0x78 0x00 0x010x2F Reserved Registers 120 0 48 0x78 0x00 0x30 DAC miniDSP_D Instruction Control Register 1 120 0 49 0x78 0x00 0x31 DAC miniDSP_D Instruction Control Register 2 120 0 50 0x78 0x00 0x32 DAC miniDSP_D Interpolation Factor Control Register 120 0 51-56 0x78 0x00 0x330x38 Reserved Registers 120 0 57 0x78 0x00 0x39 DAC miniDSP_D Instruction Control Register 3 120 0 58 0x78 0x00 0x3A DAC miniDSP_D ISR Interrupt Control 120 0 59-126 0x78 0x00 0x3B0x7E Reserved Registers 120 0 127 0x78 0x00 0x7F Book Selection Register 120 1-103 0 0x78 0x010x67 0x00 Page Select Register Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 59 TLV320AIC3262 SLAS679 - DECEMBER 2011 www.ti.com Table 12. Summary of Register Map (continued) Decimal Hex DESCRIPTION BOOK NO. PAGE NO. REG. NO. BOOK NO. PAGE NO. REG. NO. 120 1-103 1-7 0x78 0x010x67 0x010x07 Reserved Registers 120 1-103 8-127 0x78 0x010x67 0x080x7F miniDSP_D Instructions 60 Submit Documentation Feedback Copyright (c) 2011, Texas Instruments Incorporated Product Folder Link(s): TLV320AIC3262 PACKAGE OPTION ADDENDUM www.ti.com 16-Mar-2012 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Drawing Pins Package Qty Eco Plan (2) Lead/ Ball Finish MSL Peak Temp (3) Samples (Requires Login) TLV320AIC3262IYZFR ACTIVE DSBGA YZF 81 2500 Green (RoHS & no Sb/Br) SNAGCU Level-1-260C-UNLIM TLV320AIC3262IYZFT ACTIVE DSBGA YZF 81 250 Green (RoHS & no Sb/Br) SNAGCU Level-1-260C-UNLIM (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Addendum-Page 1 PACKAGE MATERIALS INFORMATION www.ti.com 14-Jul-2012 TAPE AND REEL INFORMATION *All dimensions are nominal Device Package Package Pins Type Drawing SPQ Reel Reel A0 Diameter Width (mm) (mm) W1 (mm) TLV320AIC3262IYZFR DSBGA YZF 81 2500 330.0 12.4 TLV320AIC3262IYZFT DSBGA YZF 81 250 330.0 12.4 Pack Materials-Page 1 B0 (mm) K0 (mm) P1 (mm) W Pin1 (mm) Quadrant 5.04 5.07 0.75 8.0 12.0 Q1 5.04 5.07 0.75 8.0 12.0 Q1 PACKAGE MATERIALS INFORMATION www.ti.com 14-Jul-2012 *All dimensions are nominal Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm) TLV320AIC3262IYZFR DSBGA YZF 81 2500 367.0 367.0 35.0 TLV320AIC3262IYZFT DSBGA YZF 81 250 367.0 367.0 35.0 Pack Materials-Page 2 IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications Data Converters dataconverter.ti.com Computers and Peripherals www.ti.com/computers DLP(R) Products www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com Energy and Lighting www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Mobile Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright (c) 2012, Texas Instruments Incorporated