TSC2301 SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 PROGRAMMABLE TOUCH SCREEN CONTROLLER WITH STEREO AUDIO CODEC FEATURES APPLICATIONS * * * * * * * * * * * * * * * * SPITM Serial Interface Touch Screen Controller - 4-Wire Touch Screen Interface - Internal Detection of Screen Touch and Keypad Press - Touch Pressure Measurement - Ratiometric Conversion - Programmable 8-, 10- or 12-Bit Resolution - Programmable Sampling Rates Up to 125 kHz - Direct Battery Measurement (0 to 6 V) - On-Chip Temperature Measurement - 4-by-4 Keypad Interface With Programmable De-Bounce and Key Masking - Integrated Touch Screen Processor Reduces Host CPU Interrupts and Overhead - Internal Timing Control With Programmable Delays and Averaging Stereo Audio Codec - 20-Bit Delta-Sigma ADC/DAC - Dynamic Range: 98 dB - Sampling Rate Up to 48 kHz - I2S Serial Interface - Stereo 16- Headphone Driver Full Power-Down Control 8-Bit Current Output DAC On-Chip Crystal Oscillator Programmable Bass/ Midrange/ Treble EQ Effects Processing 6 GPIO Pins Single 2.7-V to 3.6-V Supply 64-Pin TQFP Package 120-Ball MicroStar JuniorTM BGA Package Personal Digital Assistants Cellular Phones MP3 Players Internet Appliances Smartphones DESCRIPTION The TSC2301 is a highly integrated PDA analog interface circuit. It contains a complete 12-bit A/D resistive touch screen converter (ADC) including drivers, touch pressure measurement capability, keypad controller, and 8-bit D/A converter (DAC) output for LCD contrast control. The TSC2301 offers programmable resolution of 8, 10, and 12 bits and sampling rates up to 125 kHz to accommodate different screen sizes. The TSC2301 interfaces to the host controller through a standard SPI serial interface. The TSC2301 features a high-performance 20-bit, 48-ksps stereo audio codec with highly integrated analog functionality. The audio portion of the TSC2301 contains microphone input with built-in pre-amp and microphone bias circuit, an auxiliary stereo analog input, a stereo line-level output, a differential mono line-level output, and a stereo headphone amplifier output. The digital audio data is transferred through a standard I2S interface. A fully programmable PLL for generating audio clocks from a wide variety of system clocks is also included. The TSC2301 also offers two battery measurement inputs capable of battery voltages up to 6 V, while operating at a supply voltage of only 2.7 V. It also has an on-chip temperature sensor capable of reading 0.3C resolution. The TSC2301 is available in 64-lead TQFP, and 120-ball VFBGA packages. US Patent No. 6246394 FUNCTIONAL BLOCK DIAGRAM Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. MicroStar Junior is a trademark of Texas Instruments. SPI is a trademark of Motorola. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright (c) 2002-2004, Texas Instruments Incorporated TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 MICBIAS AFILTR AFILTL I2SDIN AVDD - 1V AVDD 30k I2S INTERFACE VCM I2SDOUT LRCLK 20k BCLK AGND Mute, 0db, 6dB, 12dB MICIN +20 to - 40dB, 0.5dB Steps 317 ADC RLINEIN +12dB to 35dB 0.5dB steps +20 to - 40dB, 0.5dB Steps 317 ADC LLINEIN Digital Audio Processing And PLL MCLK DVDD (2) MONO+ MONO- DGND (2) VREF+ VREFRESET HPVDD HPGND POL Headphone Driver VOUTL Headphone Driver VBAT2 Control CONTROL Interface LOGIC & SPI INTERFACE SPIDIN SPIDO DAV PENIRQ DAC KBIRQ Touch Pannel Drivers Internal 2.5V/ 1.25V Reference Temp Sensor VBAT1 Digital Gain 0 to - 63.5dB 0.5dB Steps DAC HPL DACOUT VREFIN X+ XY+ Y- SPICLK SPISEL VOUTR DACSET DAC HPR Digital Gain 0 to - 63.5dB 0.5dB Steps SAR ADC Battery Monitor GPIO_0 GPIO_1 Battery Monitor AUX1 AUX2 GPIO INTERFACE Keypad Scanner and State Control GPIO_2 GPIO_3 GPIO_4 COI COO OSC GPIO_5/CLKO C1 C2 2 C3 C4 R1 R2 R3 R4 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 PACKAGE/ORDERING INFORMATION PRODUCT PACKAGE PACKAGE DESIGNATOR TQFP-64 PAG TSC2301I OPERATING TEMPERATURE RANGE GQZ -40C to 85C VFBGA-120 ZQZ ORDERING NUMBER TRANSPORT MEDIA QUANTITY TSC2301IPAG Trays, 160 TSC2301IPAGR Tape and reel, 1500 TSC2301IGQZ Trays, 250 TSC2301IGQZR Tape and reel, 2500 TSC2301IZQZ Trays, 250 TSC2301IZQZR Tape and reel, 2500 ABSOLUTE MAXIMUM RATINGS over operating free-air temperature range unless otherwise noted (1) TSC2301 Supply voltage AVDD, HPVDD, DVDD Ground voltage differences AGND, DGND 4V 0.1 V Digital input voltage -0.3 V to (DVDD + 0.3 V) Analog input voltage -0.3 V to (AVDD + 0.3 V) Ambient temperature under bias, TA -40C to 125C Storage temperature, Tstg -55C to 150C Junction temperature, TJ 150C Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds 260C (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. 3 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 ELECTRICAL CHARACTERISTICS At 25C, HPVDD = AVDD = DVDD = +3.3 V, VREF = External 2.5 V, unless otherwise noted. Parameter Conditions TSC2301 Min Typ Units Max Auxilary Analog Inputs Input voltage range 0 Input capacitance Input leakage current +VREFIN V 25 F 1 A Battery Monitor Input Input voltage range 0 6.0 V Input capacitance 25 F Input leakage current 1 A Temperature Measurement Temperature range -40 +85 C Temperature resolution 0.3 C Accuracy 2 C Touch Screen A/D Converter Resolution Programmable: 8-, 10-,12-Bits 12 Bits No missing codes Integral linearity 12-bit resolution 6 LSB Offset error 6 LSB Gain error 10 Bits TSC2301IPAG 6 TSC2301IGQZ 10 Noise LSB V RMS <300 Audio Codec Sampling frequency 48 kHz Audio I/O Audio in Line, Mic inputs 0.15* AVDD 0.65* AVDD V Audio out Line outputs 0.15* AVDD 0.65* AVDD V Audio ADC ADC performance measured using Fs = 48 kHz Signal-to-noise ratio, A-weighted No input Total harmonic distortion 1 kHz, -0.5 dB input 80 88 -70 dB -60 0.18* AVDD Full-scale input voltage dB Vrms Transition band 0.45 Fs 0.55 Fs Hz Stop band 0.55 Fs 127 Fs Hz Stop band rejection Audio DAC 70dB DAC performance measured at Line Outputs using Fs = 48 kHz 0.18* AVDD Full-scale output voltage Signal-to-noise ratio, A-weighted No input Total harmonic distortion 1-kHz, 0-dB input Frequency response Vrms 98 dB -100 dB 20 0.45 Fs Hz Transition band 0.45 Fs 0.55 Fs Hz Stop band 0.55 Fs 3.5 Fs Hz Stop band rejection Headphone Driver 4 65 DAC playback through headphone driver dB TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 ELECTRICAL CHARACTERISTICS (continued) At 25C, HPVDD = AVDD = DVDD = +3.3 V, VREF = External 2.5 V, unless otherwise noted. Parameter Conditions Output power per channel TSC2301 Min Typ R = 32 14 mW R = 16 27 mW R = 16 VDD = 3.6V 32 mW 96 dB Signal-to-noise ratio, A-weighted 85 Total harmonic distortion Units Max R = 32 1-kHz, 0-dB input -83 R = 16 1-kHz, -3-dB input -77 dB 1.10 mA -70 dB D/A Converter Output current range Measured with ARNG floating 0.75 Resolution 8 Bits Voltage Reference TSC2301IPAG Voltage range TSC2301IGQZ Internal 2.5 V 2.34 2.49 2.54 2.34 2.49 2.64 V Reference drift 50 ppm/ C Current drain 20 A 8.8 MHz Digital Input / Output Internal clock frequency Logic family CMOS Logic level: VIH IIH = 5 A 0.7 VDD VIL IIL = 5 A -0.3 VOH IOH = 2 TTL loads VOL IOL = 2 TTL loads V 0.3 VDD 0.8* DVDD V V 0.2* DVDD V 3.6 V Power Supply Requirements Power supply voltage DVDD, AVDD, HPVDD Quiescent current 2.7 (1) Touch screen only 1-kHz SAR sample rate, external Vref 14 A Touch screen only 20-kHz SAR sample rate, internal Vref 1.7 mA Stereo playback only 44.1-kHz Playback, VDD = 2.7V 10 mA Voice record only Mono 8-kHz record, VDD = 2.7V 5.8 mA Power down Audio fully powered down .05 A (1) For more details on power consumption, see the Audio Codec section of the description overview. 5 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 RLINEIN LLINEIN C4 C3 C2 C1 R4 R3 R2 AFILTR VCM MICBIAS MICIN VREF- VREF+ AFILTL PIN ASSIGNMENT (TOP VIEW) 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 MONO+ 49 MONO- 50 VOUTR 51 VOUTL 52 AGND 53 AVDD 54 HPL 55 HPR 56 HPGND 57 X- 58 32 31 30 29 28 27 TSC2301 26 25 24 23 Y- 59 X+ 60 Y+ 61 HPVDD 62 AUX1 63 AUX2 64 22 21 20 19 18 17 4 5 6 7 8 DAV MISO MOSI SCLK 9 10 11 12 13 14 15 16 GPIO_1 GPIO_2 GPIO_3 GPIO_4 GPIO_5/CLKO DVDD DGND SS 3 PENIRQ POL GPIO_0 2 VBAT1 VBAT2 VREFIN ARNG AOUT 1 R1 RESET KBIRQ DGND DVDD I2SDOUT I2SDIN LRCLK BCLK MCLK COO COI PIN DESCRIPTION 6 VFBGA BALL TQFP PIN I/O NAME DESCRIPTION A10 1 I VBAT1 Battery monitor input 1 B9 2 I VBAT2 Battery monitor input 2 A9 3 I/O VREFIN SAR reference voltage B8 4 ARNG DAC analog output range set A8 5 O AOUT Analog output current from DAC A7 6 O PENIRQ B6 7 I POL A6 8 I/O GPIO_0 General-purpose input/output pin A5 9 I/O GPIO_1 General-purpose input/output pin B4 10 I/O GPIO_2 General-purpose input/output pin A4 11 I/O GPIO_3 General-purpose input/output pin B3 12 I/O GPIO_4 General-purpose input/output pin A3 13 I/O GPIO_5/CLKO NC 14 I DVDD Digital voltage supply A2 15 I DGND Digital ground Pen interrupt SPI clock polarity General-purpose input/output pin/buffered oscillator clock out TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 PIN DESCRIPTION (continued) VFBGA BALL TQFP PIN I/O NAME B2 16 I SS DESCRIPTION Slave select input (active low). Data is not clocked into MOSI unless SS is low. When SS is high, MISO is high impedance. B1 17 I SCLK SPI clock input C2 18 I MOSI SPI data input. Data is clocked in at SCLK rising edge C1 19 O MISO SPI data output. Data is clocked out at SCLK falling edge. High impedance when SS is high. D2 20 O DAV Data available (active low). D1 21 I COI Crystal input E2 22 O COO Crystal output E1 23 I MCLK Master clock input for audio codec F2 24 I BCLK I2S bit clock F1 25 I LRCLK I2S left/right clock G1 26 I I2SDIN I2S serial data in G2 27 O I2SDOUT H1 28 I DVDD Digital voltage supply J1 29 I DGND Digital ground I2S serial data out J2 30 O KBIRQ Keypad interrupt (active low). Indicates a key has been depressed K1 31 I RESET Device reset (active high) K2 32 O R1 Keypad row 1 L2 33 O R2 Keypad row 2 K3 34 O R3 Keypad row 3 L3 35 O R4 Keypad row 4 K4 36 I C1 Keypad column 1 L4 37 I C2 Keypad column 2 K5 38 I C3 Keypad column 3 L5 39 I C4 Keypad column 4 L6 40 I LLINEIN Left-channel analog input to audio codec L7 41 I RLINEIN Right-channel analog input to audio codec K7 42 I MICIN Analog input from microphone L8 43 O MICBIAS K8 44 O VCM Bias voltage output L9 45 O AFILTR Right-channel audio ADC antialiasing filter capacitor Common-mode voltage bypass capacitor K9 46 O AFILTL Left-channel audio ADC antialiasing filter capacitor L10 47 I VREF+ Audio codec positive reference voltage K10 48 I VREF- Audio codec negative reference voltage K11 49 O MONO+ Mono differential output J10 50 O MONO- Mono differential output J11 51 O VOUTR Audio right line output H10 52 O VOUTL Audio left line output H11 53 I AGND Analog ground G10 54 I AVDD Analog supply G11 55 O HPL Headphone amplifier left output F10 56 O HPR Headphone amplifier right output F11 57 I HPGND E11 58 I X- X- position input E10 59 I Y- Y- position input D11 60 I X+ X+ position input Analog ground for headphone amplifier and touch screen circuitry 7 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 PIN DESCRIPTION (continued) VFBGA BALL TQFP PIN I/O NAME DESCRIPTION D10 61 I Y+ C11 62 I HPVDD B11 63 I AUX1 SAR auxiliary analog input 1 B10 64 I AUX2 SAR auxiliary analog input 2 Y+ position input Analog supply for headphone amplifier and touch screen circuitry TIMING DIAGRAM SS tLag t sck tLead twsck SCLK tf t td tr twsck tv tho MSB OUT MISO tdis BIT . . . 1 LSB OUT ta thi tsu MOSI MSB IN TIMING CHARACTERISTICS BIT . . . 1 LSB IN (1) (2) All specifications typical at -40C to +85C, +VDD = +2.7 V, POL = 1 Parameter Symbol Min Max Units SCLK period tsck 30 ns Enable lead time tLead 15 ns Enable lag time tLag 15 ns Sequential transfer delay ttd 30 ns Data setup time tsu 10 ns Data hold time (inputs) thi 10 ns Data hold time (outputs) tho 0 ns Slave access time ta 15 ns Slave DOUT disable time tdis 15 ns Data valid tv 10 ns Rise time tr 30 ns Fall time tf 30 ns (1) (2) 8 All input signals are specified with tR = tF = 5ns (10% to 90% of VDD) and timed from a voltage level of (VIL + VIH)/2. See timing diagram, above. TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 TYPICAL CHARACTERISTICS At TA = +25C, +VDD = +3.3 V, VREF = +2.5 V, fSAMPLE = 125 kHz, unless otherwise noted. CHANGE IN GAIN ERROR vs TEMPERATURE CHANGE IN OFFSET ERROR vs TEMPERATURE 1 0.5 2 0.4 1.95 0.3 0 -0.5 -1 -1.5 1.9 0.2 1.85 0.1 Idd (mA) Change in Error (LSB) Change in Error (LSB) 0.5 CONVERSION SUPPLY CURRENT vs TEMPERATURE 0 -0.1 1.7 -0.3 1.65 -0.5 -50 0 50 1.75 -0.2 -0.4 -2 -50 1.8 100 50 0 Temperature (C) 1.6 -50 100 50 0 Temperature (C) 100 Temperature (C) Figure 1. Figure 2. Figure 3. TOUCH SCREEN DRIVER ON-RESISTANCE vs TEMPERATURE INTERNAL 1.25-V REFERENCE vs TEMPERATURE INTERNAL OSCILLATOR FREQUENCY vs TEMPERATURE 6.5 1.202 9.1 1.201 9 Internal Oscillator Frequency 1.2 1.199 5.5 Vref (V) On-Resistance (Ohms) 6 5 1.198 1.197 1.196 1.195 4.5 1.194 4 -50 0 50 100 1.193 -50 8.9 8.8 osc 8.7 8.6 8.5 8.4 0 50 100 -50 0 50 Temperature (C) Temperature (C) Temperature (C) Figure 4. Figure 5. Figure 6. 100 9 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 TYPICAL CHARACTERISTICS (continued) At TA = +25C, +VDD = +3.3 V, VREF = +2.5 V, fSAMPLE = 125 kHz, unless otherwise noted. INTERNAL 2.5-V REFERENCE vs TEMPERATURE DAC OUTPUT CURRENT vs TEMPERATURE 1.27 1.15 1.26 2.485 1.255 2.48 1.25 1.245 2.475 1.24 2.47 1.235 2.465 DAC Output Current (mA) 1.265 2.49 0 50 1.1 1.05 1 700 600 0.95 1.23 2.46 -50 800 Temp2 Voltage (mV) 2.495 Vref (V) 900 1.2 1.275 2.5 TEMP2 DIODE VOLTAGE vs TEMPERATURE 1.225 100 500 0.9 -50 50 0 -60 -40 -20 100 Temperature (C) Temperature (C) 0 20 40 60 Temperature (C) 80 Figure 7. Figure 8. Figure 9. TEMP1 DIODE VOLTAGE vs TEMPERATURE MICBIAS vs TEMPERATURE THD OF DAC (LINEOUT) vs TEMPERATURE 750 -97.00 2.13 2.125 700 100 -98.00 -99.00 650 600 550 THD (dBm) 2.115 Vmicbias (V) Temp1 Voltage (mV) 2.12 2.11 2.105 -100.00 -101.00 2.1 -102.00 500 2.095 450 2.085 400 -50 50 0 Temperature (C) Figure 10. 10 -103.00 2.09 100 -50 0 50 Temperature (C) Figure 11. 100 -104.00 -60 -40 -20 0 20 40 60 Temperature (C) Figure 12. 80 100 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 TYPICAL CHARACTERISTICS (continued) At TA = +25C, +VDD = +3.3 V, VREF = +2.5 V, fSAMPLE = 125 kHz, unless otherwise noted. SNR OF DAC (LINEOUT) vs TEMPERATURE THD OF ADC (LINEIN) vs TEMPERATURE 99 -62.000 98.875 -63.000 SNR OF ADC (LINEIN) vs TEMPERATURE 90 89 -64.000 98.75 88 -65.000 98.5 -66.000 SNR (dB) THD (dB) SNR (dB) 98.625 -67.000 -68.000 98.375 -69.000 98.25 87 86 85 -70.000 98.125 84 -71.000 98 -60 -40 -20 0 20 40 60 80 -72.000 100 83 -60 -40 -20 0 20 40 60 80 100 -60 -40 -20 0 20 40 60 80 Temperature (C) Temperature (C) Figure 13. Figure 14. Figure 15. THD OF DAC (HP DRIVER), 32- LOAD vs TEMPERATURE SNR OF DAC (HP DRIVER) vs TEMPERATURE THD OF BYPASS PATH vs TEMPERATURE 98 -98.0 97 97 -99.0 96 96 -100.0 95 94 THD (dB) 98 THD (dB) THD (dB) Temperature (C) 95 93 -60 -40 -20 0 20 40 60 80 100 -101.0 -102.0 94 93 100 -60 -40 -20 0 20 40 Temperature (C) Temperature (C) Figure 16. Figure 17. 60 80 100 -103.0 -60 -40 -20 0 20 40 60 Temperature (C) 80 100 Figure 18. 11 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 TYPICAL CHARACTERISTICS (continued) At TA = +25C, +VDD = +3.3 V, VREF = +2.5 V, fSAMPLE = 125 kHz, unless otherwise noted. SNR OF BYPASS PATH vs TEMPERATURE THD OF MONO PATH vs TEMPERATURE 102 -95 101 -96 100 99 -97 99 -98 SNR (dB) SNR (dB) 100 SNR (dB) SNR OF MONO PATH vs TEMPERATURE -99 98 98 -100 97 97 -101 96 -60 -40 -20 0 20 40 60 Temperature (C) 80 -102 -60 -40 -20 100 96 0 20 40 60 Temperature (C) 80 -60 -40 -20 100 0 20 40 60 Temperature (C) 80 Figure 19. Figure 20. Figure 21. 1.25-V REFERENCE vs SUPPLY VOLTAGE 2.5-V INTERNAL REFERENCE vs SUPPLY VOLTAGE SWITCH ON-RESISTANCE vs SUPPLY VOLTAGE 1.2005 2.4875 1.2004 2.48675 5.35 5.3 2.486 Vref (V) Vref (V) 1.2003 On-Resistance (Ohms) 5.25 1.2002 1.2001 2.48525 2.4845 1.2 5.2 5.15 5.1 5.05 5 2.48375 4.95 1.1999 2.5 2.483 3 3.5 Vdd (V) Figure 22. 12 4.9 2.5 3 Vdd (V) 3.5 2.5 3 3.5 Vdd (V) Figure 23. Figure 24. 100 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 TYPICAL CHARACTERISTICS (continued) At TA = +25C, +VDD = +3.3 V, VREF = +2.5 V, fSAMPLE = 125 kHz, unless otherwise noted. TEMP2 DIODE VOLTAGE vs SUPPLY VOLTAGE TEMP1 DIODE VOLTAGE vs SUPPLY VOLTAGE 730 INTERNAL OSCILLATOR FREQUENCY vs SUPPLY VOLTAGE 9 611 610.6 Temp1 Voltage (mV) Temp2 Voltage (mV) Internal Oscillator Frequency (MHz) 610.8 728 726 724 610.4 610.2 610 609.8 609.6 609.4 722 609.2 609 720 2.5 3 8.7 8.6 3.5 2.5 Vdd (V) Vdd (V) 3 3.5 Vdd (V) Figure 25. Figure 26. Figure 27. DAC MAXIMUM CURRENT vs SUPPLY VOLTAGE PD SUPPLY CURRENT vs SUPPLY VOLTAGE INL MAXIMUM vs SUPPLY VOLTAGE 1.0878 1.0857 0.45 4.5 0.375 4.25 0.3 4 INL_Max (LSB) Supply Current (uA) 1.0899 DAC Output Current (mA) 8.8 8.5 2.5 3.5 3 8.9 0.225 0.15 3 0 2.5 3 3.5 Vdd (V) Figure 28. 3.5 3.25 0.075 1.0836 3.75 2.5 3 3.5 Vdd (V) Figure 29. 2.5 3 3.5 Vdd (V) Figure 30. 13 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 TYPICAL CHARACTERISTICS (continued) At TA = +25C, +VDD = +3.3 V, VREF = +2.5 V, fSAMPLE = 125 kHz, unless otherwise noted. INL MINIMUM vs SUPPLY VOLTAGE CONVERSION SUPPLY CURRENT vs SUPPLY VOLTAGE MICBIAS vs SUPPLY VOLTAGE 2 -1.5 2.5 2.4 -1.75 2.3 -2.25 -2.5 2.2 Vmicbias (V) -2 Idd_Total (mA) INL_Min (LSB) 1.75 1.5 2.1 2 1.9 1.8 1.7 1.25 1.6 -2.75 1.5 1 -3 2.5 2.5 2.5 3 3 3.5 3.5 3 Vdd (V) 3.5 Vdd (V) Vdd (V) Figure 31. Figure 32. Figure 33. THD OF DAC (LINEOUT) vs SUPPLY VOLTAGE SNR OF DAC (LINEOUT) vs SUPPLY VOLTAGE THD OF ADC (LINEIN) vs SUPPLY VOLTAGE -67 100 -95 -68 -96 -69 99 -70 -71 -98 -99 -100 THD (dB) 98 SNR (dB) THD (dB) -97 97 -72 -73 -74 -75 96 -101 -76 -102 3 Vdd (V) Figure 34. 14 -77 95 2.5 3.5 2.5 3 3.5 Vdd (V) Figure 35. 2.5 3 3.5 Vdd (V) Figure 36. TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 TYPICAL CHARACTERISTICS (continued) At TA = +25C, +VDD = +3.3 V, VREF = +2.5 V, fSAMPLE = 125 kHz, unless otherwise noted. THD OF DAC (HP DRIVER) vs SUPPLY VOLTAGE SNR OF DAC (HP DRIVER) vs SUPPLY VOLTAGE -78 99 89 -79 98 88 -80 97 87 -81 86 SNR (dB) 90 THD (dB) SNR (dB) SNR OF ADC (LINEIN) vs SUPPLY VOLTAGE -82 96 95 85 -83 94 84 -84 93 83 2.5 3 -85 2.5 3.5 92 3 2.5 3.5 3 3.5 Vdd (V) Vdd (V) Vdd (V) Figure 37. Figure 38. Figure 39. THD OF BYPASS PATH vs SUPPLY VOLTAGE SNR OF BYPASS PATH vs SUPPLY VOLTAGE THD OF MONO PATH vs SUPPLY VOLTAGE -98 102 -99 101 -95 -96 100 -101 THD (dB) SNR (dB) THD (dB) -100 99 -97 -98 98 -102 -99 97 -103 2.5 3 3.5 -100 96 2.5 3.5 3 2.5 3.5 3 Vdd (V) Vdd (V) Vdd (V) Figure 40. Figure 41. Figure 42. 15 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 TYPICAL CHARACTERISTICS (continued) At TA = +25C, +VDD = +3.3 V, VREF = +2.5 V, fSAMPLE = 125 kHz, unless otherwise noted. SNR OF MONO PATH vs SUPPLY VOLTAGE 102 101 SNR (dB) 100 99 98 97 96 2.5 3 3.5 Vdd (V) Figure 43. OVERVIEW The TSC2301 is an analog interface circuit for human interface devices. A register-based architecture eases integration with microprocessor-based systems through a standard SPI bus. All peripheral functions are controlled through the registers and onboard state machines. The TSC2301 consists of the following blocks (refer to the block diagram on p. 2): 1. Touch screen interface 2. Keypad interface 3. Battery monitors 4. Auxiliary inputs 5. Temperature monitor 6. Current output digital-to-analog converter 7. Audio codec and signal processing Communication to the TSC2301 is via a standard SPI serial interface. This interface requires that the slave select signal be driven low to communicate with the TSC2301. Data is then shifted into or out of the TSC2301 under control of the host microprocessor, which also provides the serial data clock. Control of the TSC2301 and its functions is accomplished by writing to different registers in the TSC2301. A simple command protocol is used to address the 16-bit registers. Registers control the operation of the touch screen A/D converter, keypad scanner, and audio codec. The result of measurements made are placed in the TSC2301 memory map and can be read by the host at any time. Three signals are available from the TSC2301 to indicate that data is available for the host to read. The DAV output indicates that an analog-to-digital conversion has completed and that data is available. The KBIRQ output indicates that an unmasked key on the keypad has been pressed and de-bounced. The PENIRQ output indicates that a touch has been detected on the touch screen. A typical application of the TSC2301 is shown in Figure 44. 16 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 OVERVIEW (continued) MICROPHONE JACK Line Inputs Rbias A A HEADPHONE JACK KEYPAD 1 F 15 14 13 12 A 1nF A 1 to 10 F A 0.1 F A 5 8 4 3 2 1 0 1 F 1 F R2 R3 R4 C1 C2 C3 C4 RLINEIN 41 40 39 38 37 36 35 34 33 MICIN AFILTL VCM 47 46 45 44 43 42 AFILTR VREF - 48 220 F VREF+ 220 F 9 6 1 F AUXINR 10 to 100 10 7 A MICBIAS A 11 1nF MONO 49 MONO+ R1 32 AMP 50 MONO- RESET 31 51 VOUTR KBIRQ 30 1 F Line Outputs 1 F A 1 to 10 F 0.1 F A 52 VOUTL DGND 29 53 AGND DVDD 28 54 AVDD I2SDOUT 27 I2SDIN 26 LRCLK 25 TSC2301 55 HPL A 56 HPR A TOUCH SCREEN 57 HPGND BCLK 24 58 X - MCLK 23 59 Y - COO 22 60 X+ COI 20 SPI_DOUT 19 SPI_DIN 18 SPI_CLK 17 7 8 9 10 11 13 14 15 DVDD GPIO_3 6 GPIO_2 5 GPIO_1 4 POL PENIRQ 3 GPIO_0 DACout 2 VREFIN 1 DACset VBAT1 64 AUX2 0.1 F D 1 to 10 F D 15 pF D 15 pF D SS GPIO_5/CLK0 12 63 AUX1 A DGND GPIO_4 0.1 F A VBAT2 1 to 10 F 62 HPVDD D 21 DAV 61 Y+ D 16 Auxilliary Inputs D Voltage Regulator DVDD 0.1 F 1 to 10 F 1 to 10 F Main Battery D 0.1 F A Secondary Battery D A Rrng LCD Contrast Control A A A Voltage Regulator Figure 44. Typical Circuit Configuration DETAILED DESCRIPTION OPERATION - TOUCH SCREEN A resistive touch screen works by applying a voltage across a resistor network and measuring the change in resistance at a given point on the matrix where a screen is touched by an input stylus, pen, or finger. The change in the resistance ratio marks the location on the touch screen. 17 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 DETAILED DESCRIPTION (continued) The TSC2301 supports the resistive 4-wire configuration (see Figure 44). The circuit determines location in two coordinate pair dimensions, although a third dimension can be added for measuring pressure. The 4-Wire Touch Screen Coordinate Pair Measurement A 4-wire touch screen is constructed as shown in Figure 45. It consists of two transparent resistive layers separated by insulating spacers. Conductive Bar Transparent Conductor (ITO) Bottom Side Y+ X+ Transparent Conductor (ITO) Top Side X- Silver Ink Y- Insulating Material (Glass) ITO= Indium Tin Oxide Figure 45. 4-Wire Touch Screen Construction The 4-wire touch screen panel works by applying a voltage across the vertical or horizontal resistive network. The ADC converts the voltage measured at the point where the panel is touched. A measurement of the Y position of the pointing device is made by connecting the X+ input to the ADC input, driving Y+ to +VDD and Yto GND using switches internal to the TSC2301, and digitizing the voltage seen at the X+ input. The voltage measured is determined by the voltage divider developed at the point of touch. For this measurement, the horizontal panel resistance in the X+ lead does not affect the conversion, due to the high input impedance of the ADC. Voltage is then applied to the other axis, and the ADC converts the voltage representing the X position on the screen. This provides the X and Y coordinates to the associated processor. Measuring touch pressure (Z) can also be done with the TSC2301. To determine pen or finger touch, the pressure of the touch needs to be determined. Generally, it is not necessary to have very high performance for this test, therefore, the 8-bit resolution mode is recommended (however, calculations are shown with the 12-bit resolution mode). There are several different ways of performing this measurement. The TSC2301 supports two methods. The first method requires knowing the X-plate resistance, measurement of the X-position, and two additional cross panel measurements (Z2 and Z1) of the touch screen (see Figure 46). Using Equation 1 calculates the touch resistance: R TOUCH R X-plate X-position Z 2 1 4096 Z1 (1) The second method requires knowing both the X-plate and Y-plate resistance, measurement of X-position and Y-position, and Z1. Using Equation 2 also calculates the touch resistance: 18 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 R TOUCH R X-position X-plate 4096 4096 1 Z 1 R 1 Y-position 4096 Y-plate (2) Measure X-Position X+ Y+ Touch X-Position X- Y- Measure Z1-Position Y+ X+ Touch Z-Position X- X+ Y- Y+ Touch Z 2 -Position X- Y- Measure Z2-Position Figure 46. Pressure Measurement When the touch panel is pressed or touched, and the drivers to the panel are turned on, the voltage across the touch panel often overshoots and then slowly settles (decay) down to a stable dc value. This is due to mechanical bouncing, which is caused by vibration of the top layer sheet of the touch panel when the panel is pressed. This settling time must be accounted for, or else the converted value is in error. Therefore, a delay must be introduced between the time the driver for a particular measurement is turned on, and the time measurement is made. In some applications, external capacitors may be required across the touch screen for filtering noise picked up by the touch screen, i.e. noise generated by the LCD panel or back-light circuitry. The value of these capacitors provides a low-pass filter to reduce the noise, but causes an additional settling time requirement when the panel is touched. Several solutions to this problem are available in the TSC2301. A programmable delay time is available which sets the delay between turning the drivers on and making a conversion. This is referred to as the panel voltage stabilization time, and is used in some of the modes available in the TSC2301. In other modes, the TSC2301 can be commanded to turn on the drivers only without performing a conversion. Time can then be allowed before the command is issued to perform a conversion. The TSC2301 touch screen interface can measure position (X,Y) and pressure (Z). Determination of these coordinates is possible under three different modes of the A/D converter: conversion controlled by the TSC2301, initiated by detection of a touch; conversion controlled by the TSC2301, initiated by the host responding to the PENIRQ signal; or conversion completely controlled by the host processor. A/D CONVERTER The analog inputs of the TSC2301 are shown in Figure 47. The analog inputs (X, Y, and Z touch panel coordinates, battery voltage monitors, chip temperature, and auxiliary inputs) are provided via a multiplexer to the successive approximation register (SAR) analog-to-digital converter (ADC). The A/D architecture is based on capacitive redistribution architecture, which inherently includes a sample/hold function. A unique configuration of low on-resistance switches allows an unselected ADC input channel to provide power and an accompanying pin to provide ground for driving the touch panel. By maintaining a differential input to the converter and a differential reference input architecture, it is possible to negate errors caused by the driver switch on-resistances. 19 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 The ADC is controlled by an ADC control register. Several modes of operation are possible, depending upon the bits set in the control register. Channel selection, scan operation, averaging, resolution, and conversion rate may all be programmed through this register. These modes are outlined in the sections below for each type of analog input. The results of conversions made are stored in the appropriate result register. +VCC PENIRQ TEMP1 VREF TEMP0 X+ X- Ref ON/OFF Y+ Y- +REF +IN Converter -IN 1.25/2.5 V Reference -REF 7.5 k VBAT1 VBAT2 5.0 k 5.0 k Battery on 2.5 k Battery on IN1 IN2 GND Figure 47. Simplified Diagram of the Touch Screen Analog Input Section Data Format The TSC2301 output data is in straight binary format as shown in Figure 48. This figure shows the ideal output code for the given input voltage and does not include the effects of offset, gain, or noise. FS = Full - Scale Voltage = VREF 1 LSB = VREF /4096 1 LSB 11...111 Output Code 11...110 11...101 00...010 00...001 00...000 0V FS - 1 LSB Input Voltage - A Figure 48. Ideal Input Voltages and Output Codes 20 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Reference The TSC2301 has an internal voltage reference that can be set to 1.2 V or 2.5 V, through the reference control register. This reference can also be set to automatically power down between conversions to save power, or remain on to reduce settling time. The internal reference voltage is only used in the single-ended mode for battery monitoring, temperature measurement, and for utilizing the auxiliary inputs. Optimal touch screen performance is achieved when using a ratiometric conversion, thus all touch screen measurements are done automatically in the differential mode. An external reference can also be applied to the VREFIN pin, and the internal reference can be turned off. Variable Resolution The TSC2301 provides three different resolutions for the ADC: 8, 10, or 12 bits. Lower resolutions are often practical for measurements such as touch pressure. Performing the conversions at lower resolution reduces the amount of time it takes for the ADC to complete its conversion process, which lowers power consumption. Conversion Clock and Conversion Time The TSC2301 contains an internal 8-MHz clock, which is used to drive the state machines inside the device that perform the many functions of the part. This clock is divided down to generate the actual ADC conversion clock. The division ratio for this clock is set in the ADC control register. The ability to change the conversion clock rate allows the user to choose the optimal value for resolution, speed, and power. If the 8-MHz clock is used directly, the ADC is limited to 8-bit resolution; using higher resolutions at this speed does not result in accurate conversions. Using a 4-MHz conversion clock is suitable for 10-bit resolution; 12-bit resolution requires that the conversion clock run at 1 or 2 MHz. Regardless of the conversion clock speed, the internal clock runs nominally at 8 MHz. The conversion time of the TSC2301 is dependent upon several functions. While the conversion clock speed plays an important role in the time it takes for a conversion to complete, a certain number of internal clock cycles is needed for proper sampling of the signal. Moreover, additional times, such as the panel voltage stabilization time, can add significantly to the time it takes to perform a conversion. Conversion time can vary depending upon the mode in which the TSC2301 is used. Throughout this data sheet, internal and conversion clock cycles are used to describe the times that many functions take. In considering the total system design, these times must be taken into account by the user. Touch Detect The pen interrupt (PENIRQ) output function is detailed in Figure 49. While in the touch screen monitoring mode, the Y- driver is ON and connected to GND, the X+ input is connected through a pullup resistor to VDD, and the PENIRQ output reflects the state of the X+ input. When the panel is touched, the X+ input is pulled to ground through the touch screen and PENIRQ output goes LOW due to the current path through the panel to GND, initiating an interrupt to the processor. During the measurement cycles for X- and Y-position, the X+ input is disconnected from PENIRQ to eliminate any leakage current from the pullup resistor that might flow through the touch screen, thus causing no errors. 21 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 PENIRQ VDD VDD TEMP1 TEMP2 Internal 50 k Y+ High Except When TEMP1, TEMP2 Activated TEMP DIODE X+ Y- ON Y+ or X+ Drivers on, or TEMP1, TEMP2 Measurements Activated Figure 49. PENIRQ Functional Block Diagram In modes where the TSC2301 needs to detect if the screen is still touched (for example, when doing a PENIRQ-initiated X, Y, and Z conversion), the TSC2301 must reconnect the drivers so that the 50-k resistor is connected again. Because of the high value of this pullup resistor, any capacitance on the touch screen inputs cause a long delay time, and may prevent the detection from occurring correctly. To prevent this, the TSC2301 has a circuit which allows any screen capacitance to be precharged through a low-resistance connection to VDD, so that the pullup resistor doesn't have to be the only source for the charging current. The time allowed for this precharge, as well as the time needed to sense if the screen is still touched, can be set in the configuration control register. All other drivers (X-,Y+, Y-) are off during precharging. This does point out, however, the need to use the minimum capacitor values possible on the touch screen inputs. These capacitors may be needed to reduce noise, but too large a value increases the needed precharge and sense times, as well as panel voltage stabilization time. In self-controlled modes where the TSC2301 automatically performs conversions when it detects a pen touch, it is generally not necessary for the host processor to monitor PENIRQ. Instead, the host must monitor DAV, which goes low when data is available in the appropriate data register, and returns high when all new data has been read back by the host. 22 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 DIGITAL INTERFACE The TSC2301 communicates through a standard SPI bus. The SPI allows full-duplex, synchronous, serial communication between a host processor (the master) and peripheral devices (slaves). The SPI master generates the synchronizing clock and initiates transmissions. The SPI slave devices depend on a master to start and synchronize transmissions. A transmission begins when initiated by an SPI master. The byte from the SPI master begins shifting in on the slave MOSI pin under the control of the master serial clock. As the byte shifts in on the MOSI pin, a byte shifts out on the MISO pin to the master shift register. When the POL pin of the TSC2301 is tied high (POL=1), the idle state of the serial clock for the TSC2301 is low, which corresponds to a clock polarity setting of 0 (typical microprocessor SPI control bit CPOL = 0). When the POL pin of the TSC2301 is tied low (POL=0), the idle state of the serial clock is high, which corresponds to a clock polarity setting of 1 (typical microprocessor SPI control bit CPOL = 1). The TSC2301 interface is designed so that with a clock phase bit setting of 1 (typical microprocessor SPI control bit CPHA = 1), the master begins driving its MOSI pin and the slave begins driving its MISO pin on the first serial clock edge. The SS pin can remain low between transmissions; however, the TSC2301 only interprets the first 16 bits transmitted after the falling edge of SS as a command word, and the next 16 bits as a data word only if writing to a register. Reserved register bits should be written to their default values (see Table 4). TSC2301 Communication Protocol The TSC2301 is entirely controlled by registers. Reading and writing these registers is accomplished by the use of a 16-bit command, which is sent prior to the data for that register. The command is constructed as shown in Table 2. The command word begins with an R/W bit, which specifies the direction of data flow on the serial bus. The following 4 bits specify the page of memory this command is directed to, as shown in Table 1. The next six bits specify the register address on that page of memory to which the data is directed. The last five bits are reserved for future use. Table 1. Page Addressing PG3 PG2 PG1 PG0 Page Addressed 0 0 0 0 0 0 0 0 1 1 0 0 1 0 2 0 0 1 1 reserved 0 1 0 0 reserved 0 1 0 1 reserved 0 1 1 0 reserved 0 1 1 1 reserved 1 0 0 0 reserved 1 0 0 1 reserved 1 0 1 0 reserved 1 0 1 1 reserved 1 1 0 0 reserved 1 1 0 1 reserved 1 1 1 0 reserved 1 1 1 1 reserved To read all the first page of memory, for example, the host processor must send the TSC2301 the command 0x8000 - this specifies a read operation beginning at page 0, address 0. The processor can then start clocking data out of the TSC2301. The TSC2301 automatically increments its address pointer to the end of the page; if the host processor continues clocking data out past the end of a page, the TSC2301 simply sends back the value 0xFFFF. 23 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Continuous writing is generally not recommended for the control registers, but for the coefficients of bass-boost filter coefficient registers, continuous writing works. Writing to these registers consists of the processor writing the command 0x10E0, which specifies a write operation, with PG1 set to 1, and the ADDR bits set to 07h. This results in the address pointer pointing at the location of the first bass-boost coefficient in memory see Table 3 (Page 2). See the section on the TSC2301 memory map for details of register locations Table 2. TSC2301 Command Word Bit SBBit Bit Bit Bit 15 14 13 12 11 M Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 R/ P P P P W* G3 G2 G1 G0 AD DR 5 AD DR 4 AD DR 3 AD DR 2 AD DR 1 AD DR 0 Bit Bit Bit Bit Bit 4 3 2 1 0 LS B X X X X X Figure 50 shows an example of a complete data transaction between the host processor and the TSC2301. Figure 50. Write and Read Operation of TSC2301 Interface, POL = 1 24 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 TSC2301 MEMORY MAP The TSC2301 has several 16-bit registers that allow control of the device as well as providing a location for results from the TSC2301 to be stored until read by the host microprocessor. These registers are separated into three pages of memory in the TSC2301: a data page (Page 0), a control page (Page 1), and an audio control page (Page 2). The memory map is shown in Table 3. Table 3. TSC2301 Memory Map Page 0: Data Registers Addr Register Page 1: Control Registers Addr Register Page 2: AudioControl Registers Addr Register 00 X 00 ADC 00 Audio control 01 Y 01 KEY 01 ADC volume control 02 Z1 02 DACCTL 02 DAC volume control 03 Z2 03 REF 03 Analog audio bypass volume control 04 KPData 04 RESET 04 Keyclick control 05 BAT1 05 CONFIG 05 Audio power/ crystal oscillator control 06 BAT2 06 CONFIG2 06 GPIO control 07 AUX1 07 reserved 07 DAC bass-boost filter coefficients 08 AUX2 08 reserved 08 DAC bass-boost filter coefficients 09 TEMP1 09 reserved 09 DAC bass-boost filter coefficients 0A TEMP2 0A reserved 0A DAC bass-boost filter coefficients 0B DAC 0B reserved 0B DAC bass-boost filter coefficients 0C reserved 0C reserved 0C DAC bass-boost filter coefficients 0D reserved 0D reserved 0D DAC bass-boost filter coefficients 0E reserved 0E reserved 0E DAC bass-boost filter coefficients 0F reserved 0F reserved 0F DAC bass-boost filter coefficients 10 reserved 10 KPMask 10 DAC bass-boost filter coefficients 11 reserved 11 reserved 11 DAC bass-boost filter coefficients 12 reserved 12 reserved 12 DAC bass-boost filter coefficients 13 reserved 13 reserved 13 DAC bass-boost filter coefficients 14 reserved 14 reserved 14 DAC bass-boost filter coefficients 15 reserved 15 reserved 15 DAC bass-boost filter coefficients 16 reserved 16 reserved 16 DAC bass-boost filter coefficients 17 reserved 17 reserved 17 DAC bass-boost filter coefficients 18 reserved 18 reserved 18 DAC bass-boost filter coefficients 19 reserved 19 reserved 19 DAC bass-boost filter coefficients 1A reserved 1A reserved 1A DAC bass-boost filter coefficients 1B reserved 1B reserved 1B reserved 1C reserved 1C reserved 1C reserved 1D reserved 1D reserved 1D reserved 1E reserved 1E reserved 1E reserved 1F reserved 1F reserved 1F reserved 25 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 TSC2301 REGISTER OVERVIEW Table 4. Register Summary for TSC2301 PAGE ADDR (HEX) REGISTER NAME D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 RESET VALUE (HEX) 0 00 X 0 0 0 0 R11 R10 R9 R8 R7 R6 R5 R4 R3 R2 R1 R0 0000 0 01 Y 0 0 0 0 R11 R10 R9 R8 R7 R6 R5 R4 R3 R2 R1 R0 0000 0 02 Z1 0 0 0 0 R11 R10 R9 R8 R7 R6 R5 R4 R3 R2 R1 R0 0000 0 03 Z2 0 0 0 0 R11 R10 R9 R8 R7 R6 R5 R4 R3 R2 R1 R0 0000 0 04 KPDATA K15 K14 K13 K12 K11 K10 K9 K8 K7 K6 K5 K4 K3 K2 K1 K0 0000 0 05 BAT1 0 0 0 0 R11 R10 R9 R8 R7 R6 R5 R4 R3 R2 R1 R0 0000 0 06 BAT2 0 0 0 0 R11 R10 R9 R8 R7 R6 R5 R4 R3 R2 R1 R0 0000 0 07 AUX1 0 0 0 0 R11 R10 R9 R8 R7 R6 R5 R4 R3 R2 R1 R0 0000 0 08 AUX2 0 0 0 0 R11 R10 R9 R8 R7 R6 R5 R4 R3 R2 R1 R0 0000 0 09 TEMP1 0 0 0 0 R11 R10 R9 R8 R7 R6 R5 R4 R3 R2 R1 R0 0000 0 0A TEMP2 0 0 0 0 R11 R10 R9 R8 R7 R6 R5 R4 R3 R2 R1 R0 0000 0 0B DAC 0 0 0 0 0 0 0 0 D7 D6 D5 D4 D3 D2 D1 D0 0080 0 0C reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 0 0D reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 0 0E reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 0 0F reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 0 10 reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 0 11 reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 0 12 reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 0 13 reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 0 14 reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 0 15 reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 0 16 reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 0 17 reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 0 18 reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 0 19 reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 0 1A reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 0 1B reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 0 1C reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 0 1D reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 0 1E reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 0 1F reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 1 00 ADC PSM STS AD3 AD2 AD1 AD0 RS1 RS0 AV1 AV0 CL1 CL0 PV2 PV1 PV0 0 4000 1 01 KEY STC SCS DB2 DB1 DB0 0 0 0 0 0 0 0 0 0 0 0 4000 1 02 DACCTL DPD 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 8000 1 03 REF 0 0 0 0 0 0 0 0 0 0 0 INT DL1 DL0 PDN RFV 0002 1 04 RESET 1 0 1 1 1 0 1 1 1 1 1 1 1 1 1 1 FFFF 1 05 CONFIG 1 1 1 1 1 1 1 1 1 1 PR2 PR1 PR0 SN2 SN1 SN0 FFC0 1 06 CONFIG2 SDA/ V/KB C1 KBC 0 PLL O PCT E PDC 3 PDC 2 PDC 1 PDC 0 A3 A2 A1 A0 N3 N2 N1 N0 FFFF 1 07 reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 1 08 reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 1 09 reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 1 0A reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 1 0B reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 1 0C reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 1 0D reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 1 0E reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 26 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Table 4. Register Summary for TSC2301 (continued) PAGE ADDR (HEX) REGISTER NAME D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 1 0F reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 10 KPMASK M15 M14 M13 M12 M11 M10 M9 M8 M7 M6 M5 M4 M3 M2 1 11 reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 12 reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 13 reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 14 reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 15 reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 16 reserved 1 1 1 1 1 1 1 1 1 1 1 1 17 reserved 1 1 1 1 1 1 1 1 1 1 1 18 reserved 1 1 1 1 1 1 1 1 1 1 19 reserved 1 1 1 1 1 1 1 1 1 1A reserved 1 1 1 1 1 1 1 1 1B reserved 1 1 1 1 1 1 1 1C reserved 1 1 1 1 1 1 1D reserved 1 1 1 1 1 1E reserved 1 1 1 1 1F reserved 1 1 1 2 00 AUDCNTL HPF 1 HPF 0 2 01 ADCVOL ADM UL 2 02 DACVOL 2 03 2 D1 D0 RESET VALUE (HEX) 1 1 FFFF M1 M0 0000 1 1 FFFF 1 1 1 FFFF 1 1 1 FFFF 1 1 1 1 FFFF 1 1 1 1 FFFF 1 1 1 1 1 FFFF 1 1 1 1 1 1 FFFF 1 1 1 1 1 1 1 FFFF 1 1 1 1 1 1 1 1 FFFF 1 1 1 1 1 1 1 1 1 FFFF 1 1 1 1 1 1 1 1 1 1 FFFF 1 1 1 1 1 1 1 1 1 1 1 FFFF 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF INML INML 1 0 INM R1 INM R0 MIC G1 MIC G0 MCL K1 MCL K0 I2SF S3 I2SF S2 I2SF S1 I2SF S0 I2SF M1 I2SF M0 C003 ADV L6 ADV L5 ADV L4 ADV L3 ADV L2 ADV L1 ADV L0 ADM UR ADV R6 ADV R5 ADV R4 ADV R3 ADV R2 ADV R1 ADV R0 D7D7 DAM UL DAV L6 DAV L5 DAV L4 DAV L3 DAV L2 DAV L1 DAV L0 DAM UR DAV R6 DAV R5 DAV R4 DAV R3 DAV R2 DAV R1 DAV R0 FFFF BPVOL BPM UL BPV L6 BPV L5 BPV L4 BPV L3 BPV L2 BPV L1 BPV L0 BPM UR BPV R6 BPV R5 BPV R4 BPV R3 BPV R2 BPV R1 BPV R0 E7E7 04 KEYCLICK KEY ST KCA M2 KCA M1 KCA M0 0 KCF R2 KCF R1 KCF R0 KCL N3 KCL N2 KCL N1 KCL N0 0 MON S SSR TE SST EP 4411 2 05 PD/MISC APD AVP D ABP D HAP D MOP D DAP D ADP DL ADP DR PDS TS MIBP D OSC C BCK C SMP D OTS YN BAS S DEE MP FFC4 2 06 GPIO 0 0 IO5 IO4 IO3 IO2 IO1 IO0 0 0 GPI O5 GPI O4 GPI O3 GPI O2 GPI O1 GPI O0 0000 2 07 BBCFN0L CF15 CF14 CF13 CF12 CF11 CF10 CF9 CF8 CF7 CF6 CF5 CF4 CF3 CF2 CF1 CF0 6BE2 2 08 BBCFN1L CF15 CF14 CF13 CF12 CF11 CF10 CF9 CF8 CF7 CF6 CF5 CF4 CF3 CF2 CF1 CF0 9667 2 09 BBCFN2L CF15 CF14 CF13 CF12 CF11 CF10 CF9 CF8 CF7 CF6 CF5 CF4 CF3 CF2 CF1 CF0 675D 2 0A BBCFN3L CF15 CF14 CF13 CF12 CF11 CF10 CF9 CF8 CF7 CF6 CF5 CF4 CF3 CF2 CF1 CF0 6BE2 2 0B BBCFN4L CF15 CF14 CF13 CF12 CF11 CF10 CF9 CF8 CF7 CF6 CF5 CF4 CF3 CF2 CF1 CF0 9667 2 0C BBCFN5L CF15 CF14 CF13 CF12 CF11 CF10 CF9 CF8 CF7 CF6 CF5 CF4 CF3 CF2 CF1 CF0 675D 2 0D BBCFD1L CF15 CF14 CF13 CF12 CF11 CF10 CF9 CF8 CF7 CF6 CF5 CF4 CF3 CF2 CF1 CF0 7D82 2 0E BBCFD2L CF15 CF14 CF13 CF12 CF11 CF10 CF9 CF8 CF7 CF6 CF5 CF4 CF3 CF2 CF1 CF0 84EF 2 0F BBCFD4L CF15 CF14 CF13 CF12 CF11 CF10 CF9 CF8 CF7 CF6 CF5 CF4 CF3 CF2 CF1 CF0 7D82 2 10 BBCFD5L CF15 CF14 CF13 CF12 CF11 CF10 CF9 CF8 CF7 CF6 CF5 CF4 CF3 CF2 CF1 CF0 84EF 2 11 BBCFN0R CF15 CF14 CF13 CF12 CF11 CF10 CF9 CF8 CF7 CF6 CF5 CF4 CF3 CF2 CF1 CF0 6BE2 2 12 BBCFN1R CF15 CF14 CF13 CF12 CF11 CF10 CF9 CF8 CF7 CF6 CF5 CF4 CF3 CF2 CF1 CF0 9667 2 13 BBCFN2R CF15 CF14 CF13 CF12 CF11 CF10 CF9 CF8 CF7 CF6 CF5 CF4 CF3 CF2 CF1 CF0 675D 2 14 BBCFN3R CF15 CF14 CF13 CF12 CF11 CF10 CF9 CF8 CF7 CF6 CF5 CF4 CF3 CF2 CF1 CF0 6BE2 2 15 BBCFN4R CF15 CF14 CF13 CF12 CF11 CF10 CF9 CF8 CF7 CF6 CF5 CF4 CF3 CF2 CF1 CF0 9667 2 16 BBCFN5R CF15 CF14 CF13 CF12 CF11 CF10 CF9 CF8 CF7 CF6 CF5 CF4 CF3 CF2 CF1 CF0 675D 2 17 BBCFD1R CF15 CF14 CF13 CF12 CF11 CF10 CF9 CF8 CF7 CF6 CF5 CF4 CF3 CF2 CF1 CF0 7D82 2 18 BBCFD2R CF15 CF14 CF13 CF12 CF11 CF10 CF9 CF8 CF7 CF6 CF5 CF4 CF3 CF2 CF1 CF0 84EF 2 19 BBCFD4R CF15 CF14 CF13 CF12 CF11 CF10 CF9 CF8 CF7 CF6 CF5 CF4 CF3 CF2 CF1 CF0 7D82 2 1A BBCFD5R CF15 CF14 CF13 CF12 CF11 CF10 CF9 CF8 CF7 CF6 CF5 CF4 CF3 CF2 CF1 CF0 84EF 27 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Table 4. Register Summary for TSC2301 (continued) PAGE ADDR (HEX) REGISTER NAME D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 RESET VALUE (HEX) 2 1B ADCLKCF G 0 0 0 0 0 1 0 0 0 0 0 0 PLP N COM K 0 0 0400 2 1C reserved 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 FFFF 2 1D reserved 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0000 2 1E reserved 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0000 2 1F reserved 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 4000 28 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 TSC2301 TOUCH SCREEN CONTROL REGISTERS This section describes each of the registers shown in the memory map of Figure 54. The registers are grouped according to the function they control. In the TSC2301, bits in control registers can refer to slightly different functions depending upon whether you are reading the register or writing to it. A summary of all registers and bit locations is shown in Table 4. TSC2301 ADC Control Register (Page 1, Address 00H) The ADC in the TSC2301 is shared between all the different functions. A control register determines which input is selected, as well as other options. The result of the conversion is placed in one of the result registers in Page 0 of memory, depending upon the function selected. The ADC control register controls several aspects of the ADC. The register is formatted as follows: Bit 15 MSB Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 LSB PSM STS AD3 AD2 AD1 AD0 RS1 RS0 AV1 AV0 CL1 CL0 PV2 PV1 PV0 X Bit 15 -- PSM Pen Status/Control Mode. Reading this bit allows the host to determine if the screen is touched. Writing to this bit determines the mode used to read coordinates: host controlled or under control of the TSC2301 responding to a screen touch. When reading, the PENSTS bit indicates if the pen is down or not. When writing to this register, this bit determines if the TSC2301 controls the reading of coordinates, or if the coordinate conversions are host-controlled. The default state is host-controlled conversions (0). Table 5. PSM Bit Operation PSM Read/Write Value Description Read 0 No screen touch detected (default) Read 1 Screen touch detected Write 0 Conversions controlled by host Write 1 Conversions controlled by TSC2301 Bit 14 -- STS ADC Status. Reading this bit indicates if the converter is busy. Writing a 0 to this bit causes the touch screen scans to continue until either the pen is lifted or the process is stopped. Continuous scans or conversions can be stopped by writing a 1 to this bit. This immediately halts a conversion (even if the pen is still down) and causes the ADC to power down. The default state is continuous conversions, but if this bit is read after a reset or power-up, it reads 1. Table 6. STS Bit Operation STS Read/Write Value Description Read 0 Converter is busy Read 1 Converter is not busy (default) Write 0 Normal operation Write 1 Stop conversion and power down 29 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Bits [13:10] -- AD3 - AD0 ADC Function Select bits. These bits control which input is to be converted, and what mode the converter is placed in. These bits are the same whether reading or writing. See Table 7 for a complete listing of how these bits are used. Table 7. ADC Function Select A/D3 A/D2 A/D1 A/D0 Function 0 0 0 0 Invalid. No registers are updated. This is the default state after a reset. 0 0 0 1 Touch screen scan function: X and Y coordinates converted and the results returned to X and Y data registers. Scan continues until either the pen is lifted or a stop bit is sent. 0 0 1 0 Touch screen scan function: X, Y, Z1 and Z2 coordinates converted and the results returned to X, Y, Z1 and Z2 data registers. Scan continues until either the pen is lifted or a stop bit is sent. 0 0 1 1 Touch screen scan function: X coordinate converted and the results returned to X data register. 0 1 0 0 Touch screen scan function: Y coordinate converted and the results returned to Y data register. 0 1 0 1 Touch screen scan function: Z1 and Z2 coordinates converted and the results returned to Z1 and Z2 data registers. 0 1 1 0 Battery input 1 converted and the results returned to the BAT1 data register. 0 1 1 1 Battery input 2 converted and the results returned to the BAT2 data register. 1 0 0 0 Auxiliary input 1 converted and the results returned to the AUX1 data register. 1 0 0 1 Auxiliary input 2 converted and the results returned to the AUX2 data register. 1 0 1 0 A temperature measurement is made and the results returned to the temperature measurement 1 data register. 1 0 1 1 Port scan function: Battery input 1, Battery input 2, Auxiliary input 1, and Auxiliary input 2 measurements are made and the results returned to the appropriate data registers 1 1 0 0 A differential temperature measurement is made and the results returned to the temperature measurement 2 data register. 1 1 0 1 Turn on X+, X- drivers 1 1 1 0 Turn on Y+, Y- drivers 1 1 1 1 Turn on Y+, X- drivers Bits[9:8] -- RS1, RS0 Resolution Control. The ADC resolution is specified with these bits. SeeTable 8 for a description of these bits. These bits are the same whether reading or writing. Table 8. ADC Resolution Control 30 RS1 RS0 0 0 12-bit resolution. Power up and reset default. Function 0 1 8-bit resolution 1 0 10-bit resolution 1 1 12-bit resolution TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Bits[7:6] -- AV1, AV0 Converter Averaging Control. These two bits (see Table 9) allow you to specify the number of averages the converter performs. Note that when averaging is used, the STS/STP bit and the DAV output indicates that the converter is busy until all conversions necessary for the averaging are complete. The default state for these bits is 00, selecting no averaging. These bits are the same whether reading or writing. Table 9. ADC Conversion Averaging Control AV1 AV0 Function 0 0 None (one conversion) (default) 0 1 4 data averages 1 0 8 data averages 1 1 16 data averages Bits[5:4] -- CL1, CL0 Conversion Clock Control. These two bits specify the internal clock rate which the ADC uses when performing a conversion. See Table 10. These bits are the same whether reading or writing. Table 10. ADC Conversion Clock Control CL1 CL0 Function 0 0 8-MHz internal clock rate - 8-bit resolution only (default) 0 1 4-MHz internal clock rate - 8- or 10-bit resolution only 1 0 2-MHz internal clock rate 1 1 1-MHz internal clock rate Bits [3:1] -- PV2 - PV0 Panel Voltage Stabilization Time Control. These bits allow the user to specify a delay time from when a driver is turned on to the time sampling begins and a conversion is started. In self-controlled mode, when a pen touch is detected, the part first turns on a driver, waits a programmed delay time set by PV2-PV0, and then begins sampling and A/D conversion. See Table 11 for settings of these bits. The default state is 000, indicating a 0s stabilization time. These bits are the same whether reading or writing. Table 11. Panel Voltage Stabilization Time Control PV2 PV1 PV0 0 0 0 0 s (default) Stabilization Time 0 0 1 100 s 0 1 0 500 s 0 1 1 1 ms 1 0 0 5 ms 1 0 1 10 ms 1 1 0 50 ms 1 1 1 100 ms Bit 0 This bit is reserved. When read, it always reads as a zero. DAC Control Register (Page 1, Address 02H) The single bit in this register controls the power down control of the onboard digital-to-analog converter (DAC). This register is formatted as follows: 31 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Bit 15 MSB Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 LSB DPD X X X X X X X X X X X X X X X Bit 15 -- DPD DAC Power Down. This bit controls whether the DAC is powered up and operational, or powered down. If the DAC is powered down, the AOUT pin neither sinks nor sources current. Table 12. DPD Bit Operation DPD Value Description 0 DAC is powered and operational 1 DAC is powered down. (default) Reference Register (Page 1, Address 03H) This register controls whether the TSC2301 uses an internal or external reference, and if the internal reference is used, the value of the reference voltage, whether it powers down between conversions and the programmable settling time after reference power-up. This register is formatted as follows: Bit 15 MSB X Bit 14 Bit 13 X Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 LSB X X X X X X X X INT DL1 DL0 PDN RFV X Bit 4 --INT Internal Reference Mode. If this bit is written to a 1, the TSC2301 uses its internal reference; if this bit is a 0, the part assumes an external reference is being supplied. The default state for this bit is to select an external reference (0). This bit is the same whether reading or writing. Table 13. INT Bit Operation INT Value Description 0 External reference selected (default) 1 Internal reference selected Bits [3:2] -- DL1, DL0 Reference Power-Up Delay. When the internal reference is powered up, a finite amount of time is required for the reference to settle. If measurements are made before the reference has settled, these measurements are in error. These bits allow for a delay time for measurements to be made after the reference powers up, thereby assuring that the reference has settled. Longer delays are necessary depending upon the capacitance present at the VREFIN pin (see Typical Curves). The delays are shown in Table 14. The default state for these bits is 00, selecting a 0 microsecond delay. These bits are the same whether reading or writing. Table 14. Reference Power-Up Delay Settings. DL1 DL0 0 0 0us (default) DELAY TIME 0 1 100 s 1 0 500 s 1 1 1000 s Bit 1 --PDN Reference Power Down. If a 1 is written to this bit, the internal reference are powered down between conversions. If this bit is a zero, the internal reference is powered at all times. The default state is to power down the internal reference, so this bit will be a 1. This bit is the same whether reading or writing. 32 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Table 15. PDN Bit Operation PDN Value Description 0 Internal reference is powered at all times 1 Internal reference is powered down between conversions. (default) Note that the PDN bit, in concert with the INT bit, creates a few possibilities for reference behavior. These are detailed in Table 16. Table 16. Reference Behavior Possibilities INT PDN 0 0 Reference Behavior External reference used, internal reference powered down. 0 1 External reference used, internal reference powered down. 1 0 Internal reference used, always powered up 1 1 Internal reference used, powers up during conversions and then powers down. Bit 0 -- RFV Reference Voltage Control. This bit selects the internal reference voltage, either 1.2 V or 2.5 V. The default value is 1.2 V. This bit is the same whether reading or writing. Table 17. RFV Bit Operation RFV Value Description 0 1.2-V reference voltage (default) 1 2.5-V reference voltage TSC2301 Configuration Control Register (Page 1, Address 05H) This control register controls the configuration of the precharge and sense times for the touch detect circuit. The register is formatted as follows: Bit 15 MSB Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 LSB RES RES RES RES RES RES RES RES RES RES PRE2 PRE1 PRE0 SNS2 SNS1 SNS0 33 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Bits [5:3] -- PRE[2:0] Precharge time selection bits. These bits set the amount of time allowed for precharging any pin capacitance on the touch screen prior to sensing if the screen is being touched. Table 18. Precharge Times PRE[2:0] PRE2 PRE1 PRE0 0 0 0 Time 20 s (default) 0 0 1 84 s 0 1 0 276 s 0 1 1 340 s 1 0 0 1.044 ms 1 0 1 1.108 ms 1 1 0 1.300 ms 1 1 1 1.364 ms Bits [2:0] -- SNS[2:0] Sense time selection bits. These bits set the amount of time the TSC2301 waits to sense a screen touch between coordinate axis conversions in self-controlled mode. Table 19. Sense Times SNS[2:0] 34 SNS2 SNS1 SNS0 Time 0 0 0 32 s (default) 0 0 1 96 s 0 1 0 544 s 0 1 1 608 s 1 0 0 2.080 ms 1 0 1 2.144 ms 1 1 0 2.592 ms 1 1 1 2.656 ms TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 TSC2301 KEYPAD REGISTERS The keypad scanner hardware in the TSC2301 is controlled by two registers: the keypad control register and the keypad mask register. The keypad control register controls general keypad functions such as scanning and de-bouncing, while the keypad mask register allows you to mask certain keys from being detected at all. Keypad Control Register (Page 1, Address 01H) The Keypad Control register is formatted as follows: Bit 15 MSB Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 LSB STC SCS DB2 DB1 DB0 X X X X X X X X X X X Bit 15 -- STC Keypad Status. This bit reflects the operation of the KBIRQ pin, with inverted logic. This bit goes high when a key is pressed and debounced. The default value for this bit is 0. Table 20. STC Bit Operation STC Value Description 0 No keys are pressed (default) 1 Key pressed and debounced Bit 14 -- SCS Keypad Scan Status. When reading, this bit indicates if the scanner or de-bouncer is busy. Writing a 0 to this bit causes keypad scans to continue until either the key is lifted or the process is stopped. Continuous scans can be stopped by writing a 1 to this bit. This immediately halts a conversion (even if a key is still down). The default value for this bit when read is 1. Table 21. SCS Bit Operation SCS Read/Write Value Description Read 0 Scanner or de-bouncer busy Read 1 Scanner not busy (default) Write 0 Normal operation Write 1 Stop scans Bits [13:11] -- KBDB2-KBDB0 Keypad De-bounce Control. These bits set the length of the de-bounce time for the keypad, as shown in Table 22. The default setting is a 2-ms de-bounce time (000). Table 22. Keypad De-Bounce Control KBDB2 KBDB1 KBDB0 Function 0 0 0 De-bounce: 2 ms (default) 0 0 1 De-bounce: 10 ms 0 1 0 De-bounce: 20 ms 0 1 1 De-bounce: 50 ms 1 0 0 De-bounce: 60 ms 1 0 1 De-bounce: 80 ms 1 1 0 De-bounce: 100 ms 1 1 1 De-bounce: 120 ms 35 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Keypad Mask Register (Page 1, Address 10H) The Keypad Mask register is formatted as follows: Bit 15 MSB Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 LSB M15 M14 M13 M12 M11 M10 M9 M8 M7 M6 M5 M4 M3 M2 M1 M0 This is the same format as used in the keypad data register (Page 0, Address 04H). Each bit in these registers represents one key on the keypad. In the mask register, if a bit is set (1), then that key is not detected in keypad scans. Pressing that key on the keypad also does not cause a KBIRQ, if the bit is set. If the bit is cleared (0), the corresponding key is detected when pressed. A 16-key keypad is mapped into the keypad mask (and keypad data) register as shown in Table 23. The default value for this register is 0000H, detecting all key presses. Table 23. Keypad to Key Bit Mapping C1 C2 C3 C4 R1 K0 K1 K2 K3 R2 K4 K5 K6 K7 R3 K8 K9 K10 K11 R4 K12 K13 K14 K15 The result of a keypad scan appears in the keypad data register. Each bit is set in this register, corresponding to the key(s) actually pressed. For example, if only key 1 was pressed on a particular scan, the data in the register would read as 0x0002; however, if keys 6, 8, and 13 were all pressed simultaneously on that scan, the data would read as 0x2140. Multiple keys can be pressed simultaneously and are generally decoded correctly by the keypad scan circuitry. However, keys that land on three corners of a rectangle can cause a false reading of a key on the fourth corner of the rectangle. For example, if keys 0, 3, and 11 were pressed simultaneously, the KEY0, KEY3, and KEY11 bits are set, but the KEY8 bit is also set. Thus, when considering using multiple-key combinations in an application, try to avoid combinations that put three keys on the corners of a rectangle. Secondary Configuration Register (Page 1, Address 06H): This register allows the user to read the status of the DAV pin through the SPI interface. It controls the behavior of the KBIRQ signal, as well as provides control of the audio codec PLL. Bit 15 MSB Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 LSB SDAV/K BC1 KBC0 PLLO PCTE PDC3 PDC2 PDC1 PDC0 A3 A2 A1 A0 N3 N2 N1 N0 36 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Bit 15 -- SDAV (write only) SPI Data Available. This read-only bit mirrors the function of the DAV pin. This bit is provided so that the host processor can poll the SPI interface to see whether data is available, without dedicating a GPIO pin from the host processor to the TSC2301 DAV pin. This bit is normally high, goes low when touch screen or keypad data is available, and is reset high when all the new data has been read. When written to, this bit becomes KBC1, operation detailed below. Table 24. SPI Data Available (Read Only) SDAV Description 0 Touchscreen data is available. 1 No new data available (default) Bits [15:14] -- KBC1-KBC0 (write mode) KBIRQ Control (write-only mode). These bits control the behavior of the KBIRQ signal. There are four possible ways to de-assert the KBIRQ signal once it goes low. These bits control which particular events cause the KBIRQ signal to be de-asserted (go high). The four de-assertion possibilities are: A. Hardware or software reset. Hardware reset--RESET pin asserted (high) and subsequently de-asserted. Software reset--writing BB00h to register 04h, page 1. B. Writing 1 to the SCS bit. Bit 14 of register 01h, page 1 C. Releasing the pressed key on the keypad. D. Reading the keypad data register (register 04h, page0). Refer to the table below to see which settings of the KBC1 - KBC0 correspond to the KBIRQ reset events. When read, KBC1 becomes SDAV operation detailed above. KBC0 operates the same as in read and write modes. Table 25. KBIRQ Behavior Possibilities KBC1 KBC0 KBIRQ Reset Event 0 0 De-assertion possibility A or B or C. 0 1 De-assertion possibility A or B. 1 0 De-assertion possibility A or B or C or D. 1 1 De-assertion possibility A or B or D (default). Bit 13 -- PLLO PLL Output on GPIO_0. This bit allows the user to receive the output of the audio codec internal PLL. This bit is provided so the host processor can use the output of the PLL, to generate its I2S signals in sync with an external MCLK or crystal oscillator. Writing a 0 to this bit connects the output of the PLL to the GPIO_0 pin. Otherwise, the GPIO_0 pin operates as normal. Table 26. PLL Output PLLO Description 0 Output PLL on GPIO_0. 1 GPIO_0 operates as normal (default). 37 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Bit 12 -- PCTE PLL Control Enable. This bit allows the user to manually control the audio codec internal PLL. This allows the user to modify the contents of bits [11-0] to control the audio codec PLL. Writing a 0 to this bit enables manual control of the PLL. Otherwise, the PLL is set automatically based on the settings of MCLK [1:0] and I2SFS[3:0] in the audio control register (bits 7-2 in register 00h, page 2). Table 27. PLL Control Enable PLLO Description 0 Allows modification of bits [11:0]. 1 PLL operates as normal, no manual override (default). Bit [11:8] -- PDC3 - PDC0 PLL Predivider Control. This bit controls the predivider to the internal PLL. These bits represent a 4-bit straight binary number corresponding to the variable P in the PLL control equation discussed later in this section. The legal range of these bits is 1h to Fh. The default of these bits is Fh. Bit [7:4] -- A3 - A0 A Control. This bit represent a 4-bit straight binary number corresponding to the variable A in the PLL control equation discussed later in this section. The legal range of these bits is 0h to Fh. The default of these bits is Fh. Bit [3:0] -- N3 - N0 N Control. This bit represents a 4-bit straight binary number corresponding to the variable N in the PLL control equation discussed later in this section. The legal range of these bits is 0h to Fh. The default of these bits is Fh. When using a nonaudio standard MCLK frequency or crystal that is not covered by any of the automatic PLL settings in MCLK[1:0], the user must manually configure the TSC2301 PLL to generate the proper clock for the audio data converters. The proper clock for any sampling rates that are submultiples of 44.1 kHz is 512 x 44.1 kHz = 22.5792 MHz. This frequency is valid for 44.1 kHz, 22.05 kHz, and 11.025 kHz. The proper clock for any sampling rates that are submultiples of 48 kHz is 512 x 48 kHz = 24.576 MHz. This frequency is valid for 48 kHz, 32 kHz, 24 kHz, 16 kHz, 12 kHz, and 8 kHz. Equation 3 is used to obtain the proper frequency. Since variables P, N, and A are integers, the exact proper clock frequencies can not always be obtained. However, examples are provided for common MCLK/crystal frequencies that minimize the error of the PLL output. One constraint is the N must always be greater than or equal to A. Another constraint is that the output of the MCLK predivider (the MCLK/P term) should be greater than 1 MHz. P can be any integer from 1 to 15, inclusive. N and A can be any integer from 0 to 15, inclusive. In some situations, settings outside of these constraints may work, but should be verified by the user beforehand. Table 28 shows some settings that have been tested and confirmed to work by TI. (4N A) F MCLK , (N A), MCLK 1MHz OUT 3 P P (3) Table 28. PLL Settings MCLK (MHz) 38 Desired Fout(MHz) P A N Actual Fout(MHz) % Error 12 24.576 7 7 9 24.57143 -0.019 13 24.576 9 7 11 24.55556 -0.083 16 24.576 13 12 12 24.61538 0.160 19.2 24.576 13 10 10 24.61538 0.160 19.68 24.576 12 9 9 24.60000 0.097 3.6869 22.5792 3 7 12 22.53106 -0.213 12 22.5792 11 10 13 22.54545 -0.149 13 22.5792 14 13 15 22.59524 0.071 16 22.5792 13 11 11 22.56410 -0.067 19.2 22.5792 15 9 11 22.61333 0.151 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Table 28. PLL Settings (continued) MCLK (MHz) Desired Fout(MHz) 19.68 22.5792 P A N Actual Fout(MHz) % Error 9 3 7 22.59556 0.072 TSC2301 DATA REGISTERS The data registers of the TSC2301 hold data results from conversions or keypad scans, or the value of the DAC output current. All of these registers default to 0000H upon reset, except the DAC register, which is set to 0080H, representing the midscale output of the DAC. X, Y, Z1, Z2, BAT1, BAT2, AUX1, AUX2, TEMP1, and TEMP2 REGISTERS The results of all A/D conversions are placed in the appropriate data register, as described in Table 5 and Table 3. The data format of the result word, R, of these registers is right-justified, as follows (assuming a 12-bit conversion): Bit 15 MSB Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 0 0 0 0 R11 MSB R10 R9 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 LSB R7 R6 R5 R4 R3 R2 R1 R0 LSB R8 Keypad Data Register (Page 0, Address 04H) The keypad data register (Page 0, Address 04H) is formatted as follows: Bit 15 MSB Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 LSB K15 K14 K13 K12 K11 K10 K9 K8 K7 K6 K5 K4 K3 K2 K1 K0 This is the same format as used in the keypad mask register (Page 1, Address 10H). Each bit in these registers represents one key on the keypad. A 16-key keypad is mapped into the keypad data register as shown in Table 23. DAC Data Register (Page 0, Address 0BH) The data to be written to the DAC is written into the DAC data register, which is formatted as follows: Bit 15 MSB Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 LSB RES RES RES RES RES RES RES RES D7 D6 D5 D4 D3 D2 D1 D0 There are three different touch screen conversion modes available in the TSC2301: self-controlled or PENIRQ-Initiated, host-initiated, and host-controlled. These three modes are described below. OPERATION - TOUCH SCREEN MEASUREMENTS Conversion Controlled by TSC2301 Initiated at Touch Detect In this mode, the TSC2301 detects when the touch panel is touched and causes the PENIRQ line to go low. At the same time, the TSC2301 powers up its internal clock. It then turns on the Y-drivers, and after a programmed panel voltage stabilization time, powers up the ADC and convert the Y coordinate. If averaging is selected, several conversions may take place; when data averaging is complete, the Y coordinate result is stored in the Y register. This mode is recommended to fully utilize the integrated touch screen processing of the TSC2301 and reduce the processing overhead and number of interrupts to the host processor. In this mode, the host processor does not need to monitor PENIRQ, instead the host needs only to configure the TSC2301 once at power-up, and then monitor DAV and read back data after a falling edge on DAV. If the screen is still touched at this time, the X-drivers are enabled, and the process repeats, but measures instead the X coordinate, storing the result in the X register. 39 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 If only X and Y coordinates are to be measured, then the conversion process is complete. Figure 51 shows a flowchart for this process. The time it takes to go through this process depends upon the selected resolution, internal conversion clock rate, averaging selected, panel voltage stabilization time, and precharge and sense times. The time needed to get a complete X/Y coordinate reading can be calculated by: t coordinate PVS t PRE t SNS 2NAVGNBITS f 2.5 s 2 t 1 4.4 s conv (4) where: * tcoordinate = time to complete X/Y coordinate reading; * tPVS = panel voltage stabilization time, as given in Table 11; * tPRE = precharge time, as given in Table 18; * tSNS = sense time, as given in Table 19; * NAVG = number of averages, as given in Table 9; for no averaging, NAVG = 1; * NBITS = number of bits of resolution, as given in Table 8; * fconv = A/D converter clock frequency, as given in Table 10. If the pressure of the touch is also to be measured, the process continues after the X-conversion is complete, measuring the Z1 and Z2 values, and placing them in the Z1 and Z2 registers. This process is illustrated in Figure 52. As before, this process time depends upon the settings described above. The time for a complete X/Y/Z1/Z2 coordinate reading is given by: t coordinate 40 PVS t PRE t SNS 4NAVGNBITS f 4.75 s 3 t 1 4.4 s conv (5) TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Touch Screen Scan X and Y PENIRQ Initiated Screen Touch Issue Interrupt PENIRQ N Go To Host Controlled Conversion Is PENSTS =1 Turn On Drivers: X+, X - Y Start Clock N Is Panel Voltage Stabilization Done Y Turn On Drivers: Y+, Y - Power up ADC N Convert X coordinates Is Panel Voltage Stabilization Done Y N Power up ADC Is Data Averaging Done Y Convert Y coordinates N Store X Coordinates in X Register Power Down ADC Is Data Averaging Done Set /DAV = 0 Y Store Y Coordinates in Y Register Y Is Screen Touched Power Down ADC N Turn off clock Turn off clock N Is Screen Touched Reset PENIRQ and Scan Trigger Reset PENIRQ and Scan Trigger Done Y Done Figure 51. X & Y Coordinate Touch Screen Scan, Initiated by Touch 41 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Touch Screen Scan X, Y and Z PENIRQ Initiated Turn On Drivers: Y+, X - Screen Touch Is Panel Voltage Stabilization Done Y N Issue Interrupt PENIRQ Turn On Drivers: X+, X - Power up ADC N Is PENSTS =1 Go To Host Controlled Conversion N Y Is Panel Voltage Stabilization Done Y Convert Z1 coordinates Power up ADC N Start Clock Is Data Averaging Done Y Convert X coordinates Store Z1 Coordinates in Z1 Register Turn On Drivers: Y+, Y N Is Panel Voltage Stabilization Done Y N Is Data Averaging Done Convert Z2 coordinates Y Store X Coordinates in X Register N Power up ADC Power Down ADC Convert Y coordinates N Y Turn off clock Is Screen Touched Is Data Averaging Done Y Store Z2 Coordinates in Z2 Register Reset PENIRQ and Scan Trigger Power Down ADC Done Store Y Coordinates in Y Register Is Data Averaging Done Set /DAV = 0 Y Is Screen Touched Turn off clock Power Down ADC N Turn off clock N Is Screen Touched Reset PENIRQ and Scan Trigger Reset PENIRQ and Scan Trigger Y Done Done Figure 52. X,Y and Z Coordinate Touch Screen Scan, Initiated by Touch 42 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Conversion Controlled by TSC2301 Initiated By Host Responding to PENIRQ This mode is provided for users who want more control over the A/D conversion process. This mode requires more overhead from the host processor, so it is generally not recommended. In this mode, the TSC2301 detects when the touch panel is touched and causes the PENIRQ line to go low. The host recognizes the interrupt request, and then writes to the ADC control register to select one of the touch screen scan functions (single X-, Y-, or Z-conversions, continuous X/Y or X/Y/Z1/Z2 Conversions). The conversion process then proceeds as described above, and as outlined in Figure 53 through Figure 57. The main difference between this mode and the previous mode is that the host, not the TSC2301, decides when the touch screen scan begins after responding to a PENIRQ. In this mode, the host must either monitor both PENIRQ and DAV, or wait a minimum time after writing to the A/D converter control register. This wait time can be calculated from Equation 6 in the case of single conversions, or from Equation 4 or Equation 5 in the case of multiple conversions. The nominal conversion times calculated by these equations should be extended by approximately 12% to account for variation in the internal oscillator frequency. 43 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Touch Screen Scan X and Y Host Initiated Screen Touch Issue Interrupt PENIRQ N Is PENSTS =1 Go To Host Controlled Conversion Turn On Drivers: X+, X - Host Writes A/D Converter Control Register Done N Reset PENIRQ Is Panel Voltage Stabilization Done Y Start Clock Power up ADC Turn On Drivers: Y+, Y Convert X coordinates N Is Panel Voltage Stabilization Done N Y Is Data Averaging Done Y Power up ADC Store X Coordinates in X Register Convert Y coordinates Power Down ADC N Is Data Averaging Done Y Set /DAV = 0 Y Store Y Coordinates in Y Register Is Screen Touched Turn off clock N Power Down ADC Reset PENIRQ and Scan Trigger Turn off clock Done Done N Is Screen Touched Y Figure 53. X and Y Coordinate Touch Screen Scan, Initiated by Host 44 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Touch Screen Scan X, Y and Z Host Initiated Screen Touch Issue Interrupt PENIRQ Turn On Drivers: Y+, X - Turn On Drivers: X+, X - N Go To Host Controlled Conversion Is PENSTS =1 N Is Panel Voltage Stabilization Done Y Is Panel Voltage Stabilization Done Y Power up ADC Reset PENIRQ Power up ADC Convert Z1 coordinates Start Clock Convert X coordinates Host Writes A/D Converter Control Register N Done Is Data Averaging Done Y N Turn On Drivers: Y+, Y N Is Data Averaging Done Store Z1 Coordinates in Z1 Register Y N Is Panel Voltage Stabilization Done Y Store X Coordinates in X Register Convert Z2 coordinates Power Down ADC Power up ADC Turn off clock N Is Screen Touched Convert Y coordinates Reset PENIRQ and Scan Trigger Is Data Averaging Done Y Store Z2 Coordinates in Z2 Register Done N Is Data Averaging Done Y Power Down ADC Set /DAV = 0 Store Y Coordinates in Y Register Y Power Down ADC Is Screen Touched Turn off clock N N Is Screen Touched Reset PENIRQ and Scan Trigger Turn off clock Done Y Done Figure 54. X,Y and Z Coordinate Touch Screen Scan, Initiated by Host 45 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Touch Screen Scan X Coordinate Host Initiated Screen Touch Issue Interrupt PENIRQ Convert X coordinates N Go To Host Controlled Conversion Is PENSTS =1 Is Data Averaging Done N Done Y Host Writes A/D Converter Control Register Store X Coordinates in X Register Reset PENIRQ Power Down ADC N Start Clock Are Drivers On Set /DAV = 0 Y Turn On Drivers: X+, X Turn off clock Start Clock N Is Panel Voltage Stabilization Done Y Power up ADC Figure 55. X Coordinate Reading Initiated by Host 46 Done TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Touch Screen Scan Y Coordinate Host Initiated Screen Touch Issue Interrupt PENIRQ Is PENSTS =1 N Go To Host Controlled Conversion Store Y Coordinates in Y Register Done Host Writes A/D Converter Control Register Power Down ADC Reset PENIRQ Set /DAV = 0 Are Drivers On Turn off clock N Start Clock Y Done Turn On Drivers: Y+, Y- Start Clock N Is Panel Voltage Stabilization Done Power up ADC Convert Y coordinates N Is Data Averaging Done Figure 56. Y Coordinate Reading Initiated by Host 47 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Touch Screen Scan Z Coordinate Host Initiated Screen Touch Issue Interrupt PENIRQ Is PENSTS =1 N Go To Host Controlled Conversion DONE Host Writes A/D Converter Control Register Convert Z2 coordinates Reset PENIRQ Is Data Averaging Done N Are Drivers On Y N Start Clock Store Z2 Coordinates in Z2 Register Turn On Drivers: Y+, X Start Clock Power Down ADC N Power up ADC Is Panel Voltage Stabilization Done Set /DAV = 0 Y Turn off clock Convert Z1 coordinates DONE N Is Data Averaging Done Y Store Z1 Coordinates in Z1 Register Figure 57. Z Coordinate Reading Initiated by Host Conversion Controlled by the Host In this mode, the TSC2301 detects when the touch panel is touched and causes the PENIRQ line to go low. The 48 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 host recognizes the interrupt request. Instead of starting a sequence in the TSC2301, which then reads each coordinate in turn, the host now must control all aspects of the conversion. An example sequence would be: (a) PENIRQ goes low when screen is touched. (b) Host writes to TSC2301 to turn on X-drivers. (c) Host waits a desired delay for panel voltage stabilization. (d) Host writes to TSC2301 to begin X-conversion. After waiting for the settling time, the host then addresses the TSC2301 again, this time requesting an X coordinate conversion. The process is then repeated for Y and Z coordinates. The processes are outlined in Figure 58 through Figure 60. The time needed to convert any single coordinate under host control (not including the time needed to send the command over the SPI bus) is given by: 1 4.4 s t 2.125 s t N N coordinate PVS AVG BITS conv (6) 49 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Host Controlled X Coordinate Host Writes A/D Converter Control Register Screen Touch Issue Interrupt PENIRQ Start Clock N Are Drivers On Y Is PENSTS =1 N Go To Host Controlled Conversion Turn On Drivers: X+, X Start Clock Done Is Panel Voltage Stabilization Done Host Writes A/D Converter Control Register Y Power up ADC N Convert X coordinates Reset PENIRQ N Turn On Drivers: X+, X - Is Data Averaging Done Y Store X Coordinates in X Register Done Power Down ADC Issue Data Available Turn off clock Done Figure 58. X Coordinate Reading Controlled by Host 50 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Host Controlled Y Coordinate Host Writes A/D Converter Control Register Screen Touch Issue Interrupt PENIRQ Start Clock N Are Drivers On Y Is PENSTS =1 N Go To Host Controlled Conversion Turn On Drivers: Y+, Y - Start Clock Done Is Panel Voltage Stabilization Done Host Writes A/D Converter Control Register Y Power up ADC N Conver Y coordinates Reset PENIRQ N Turn On Drivers: Y+, Y - Is Data Averaging Done Y Store Y Coordinates in Y Register Done Power Down ADC Set /DAV = 0 Turn off clock Done Figure 59. Y Coordinate Reading Controlled by Host 51 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Host Controlled Z Coordinate Screen Touch Issue Interrupt PENIRQ N Go To Host Controlled Conversion Is PENSTS =1 Host Writes A/D Converter Control Register DONE Reset PENIRQ Turn On Drivers: X+, X - Done Host Writes A/D Converter Control Register Convert Z2 coordinates Reset PENIRQ Is Data Averaging Done N Are Drivers On N Start Clock Y Turn On Drivers: Y+, X - Start Clock Y Store Z2 Coordinates in Z2 Register Power Down ADC N Power up ADC Is Panel Voltage Stabilization Done Y Set /DAV = 0 N Convert Z1 coordinates Turn off clock N Is Data Averaging Done Y Store Z1 Coordinates in Z1 Register Figure 60. Z Coordinate Reading Controlled by Host 52 DONE TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 OPERATION - TEMPERATURE MEASUREMENT In some applications, such as estimating remaining battery life or setting RAM refresh rate, a measurement of ambient temperature is required. The temperature measurement technique used in the TSC2301 relies on the characteristics of a semiconductor junction operating at a fixed current level. The forward diode voltage (VBE) has a well-defined characteristic versus temperature. The ambient temperature can be predicted in applications by knowing the 25C value of the VBE voltage and then monitoring the delta of that voltage as the temperature changes. The TSC2301 offers two modes of temperature measurement. The first mode requires calibration at a known temperature, but only requires a single reading to predict the ambient temperature. A diode, as shown in Figure 61, is used during this measurement cycle. The voltage across this diode is typically 600 mV at 25C while conducting a 20-A current. The absolute value of this diode voltage can vary several millivolts, but the temperature coefficient (TC) of this voltage is very consistent at -2.1 mV/C. During the final test of the end product, the diode voltage would be measured by the TSC2301 ADC at a known room temperature, and the corresponding digital code stored in system memory, for calibration purposes by the user. The result is an equivalent temperature measurement resolution of 0.3C/LSB. This measurement of what is referred to as Temperature 1 is illustrated in Figure 62. X+ MUX A/D Converter Temperature Select TEMP1 TEMP2 Figure 61. Functional Block Diagram of Temperature Measurement Mode The second mode does not require a test temperature calibration, but uses a two-measurement (differential) method to eliminate the need for absolute temperature calibration, and achieves a 2C/LSB accuracy. This mode requires a second conversion with a current 82 times larger than the first 20-A current. The voltage difference between the first (TEMP1) and second (Temp2) conversion, using 82 times the bias current, is represented by kT/q ln (N), where N is the current ratio = 82, k = Boltzmann's constant (1.38054 x 10-23 electron volts/degree Kelvin), q = the electron charge (1.602189 x 10-19 C), and T = the temperature in degrees Kelvin. This method can provide much improved absolute temperature measurement without calibration, with resolution of 2C/LSB. The resultant equation for solving for K is: q V K k n(N) (7) where: 82-VI1 V V I (8) (in mV) q V K k n(N) (9) Temperature 2 measurement is illustrated in Figure 63. 53 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Temperature Input 1 Host Writes A/D Converter Control Register Start Clock Power Up Reference (Including Programmed Delay) Power Down ADC Power up ADC Power Down Reference Convert Temperature Input 1 Set /DAV = 0 N Is Data Averaging Done Turn off clock Y DONE Store Temperature Input 1 in TEMP1 Register Figure 62. Single Temperature Measurement Mode 54 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Temperature Input 2 Host Writes A/D Converter Control Register Start Clock Power Up Reference (Including Delay) Power Down ADC Power up ADC Power Down Reference Convert Temperature Input 2 Set /DAV = 0 N Is Data Averaging Done Turn off clock Y Store Temperature Input 2 in TEMP2 Register DONE Figure 63. Additional Temperature Measurement for Differential Temperature Reading OPERATION - BATTERY MEASUREMENT An added feature of the TSC2301 is the ability to monitor the battery voltage which may be much larger than the supply voltage of the TSC2301. An example of this is shown in Figure 64, where a battery voltage ranging up to 6 V may be regulated by a dc/dc converter or low-dropout regulator to provide a lower supply voltage to the TSC2301. The battery voltage can vary from 0.5 V to 6 V while maintaining the voltage to the TSC2301 at a level of 2.7 V-3.6 V. The input voltage on VBAT1 is divided down by 4 so that a 6.0-V battery voltage is represented as 1.5 V to the A/D, while the input voltage on VBAT2 is divided by 2 so that 3.0-V battery voltage is represented as 1.5 V to the A/D. If the battery voltage is low enough, the 1.2 V internal reference can be used to decrease LSB size, potentially improving accuracy. The battery voltage on VBAT1 must be below 4* VREF, and the voltage on VBAT2 must be below 2* VREF. Due to constraints of the internal switches, the input to the A/D after the voltage divider cannot be above 1.5 V or VREF, whichever is lower. In order to minimize the power consumption, the divider is only ON during the sampling of the battery input. 55 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 2.7 V DC/DC Converter Battery 0.5 V+ to 6.0 V + VCC 0.125 V to 1.5 V VBAT1 ADC 7.5 k 2.5 k 2.7 V DC/DC Converter Battery 0.25 V+ to 3.0 V + VCC 0.125 V to 1.5 V VBAT2 ADC 5.0 k 5.0 k Figure 64. VBAT Example Battery Measurement Functional Block Diagrams, VDD = 2.7 V, VREF = 2.5 V Flowcharts which detail the process of making a battery input reading are shown in Figure 65 and Figure 66. The time needed to make temperature, auxiliary, or battery measurements is given by: t coordinate 2.625 s t REF N AVG 1 4.4 s NBITS conv where tREF is the reference delay time as given in Table 14. 56 (10) TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Battery Input 1 Host Writes A/D Converter Control Register Start Clock Power Down ADC Power Up Reference (Including Delay) Power Down Reference Power up ADC N Convert Battery Input 1 Set /DAV = 0 Is Data Averagin Done Turn off clock Y DONE Store Battery Input 1 in BAT1 Register Figure 65. VBAT1 Measurement Process This assumes the reference control register is configured to power up the internal reference when needed. 57 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Battery Input 2 Host Writes A/D Converter Control Register Start Clock Power Down ADC Power Up Reference (Including Delay) Power Down Reference Power up ADC N Convert Battery Input 2 Set /DAV = 0 Is Data Averaging Done Turn off clock Y DONE Store Battery Input 2 in BAT2 Register Figure 66. VBAT2 Measurement Process OPERATION - AUXILIARY MEASUREMENT The two auxiliary voltage inputs can be measured in similar fashion to the battery inputs, with no voltage dividers. The input range of the auxiliary inputs is 0 V to VREF. Figure 67 and Figure 68 illustrate the process. Applications for this feature may include external temperature sensing, ambient light monitoring for controlling an LCD back-light, or sensing the current drawn from the battery. 58 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Auxiliary Input 1 Host Writes A/D Converter Control Register Start Clock Power Up Reference (Including Delay) Power Down ADC Power up ADC Power Down Reference Convert Auxiliary Input 1 Set /DAV = 0 N Is Data Averaging Done Turn off clock Y DONE Store Auxiliary Input 1 in AUX1 Register Figure 67. AUX1 Measurement Process 59 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Auxiliary Input 2 Host Writes A/D Converter Control Register Start Clock Power Up Reference (Including Delay) Power Down ADC Power up ADC Power Down Reference Convert Auxiliary Input 2 Set /DAV = 0 N Is Data Averaging Done Turn off clock Y DONE Store Auxiliary Input 2 in AUX2 Register Figure 68. AUX2 Measurement Process 60 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 OPERATION - PORT SCAN If measurements of all the battery and auxiliary inputs are required, the port scan mode can be used. This mode causes the TSC2301 to sample and convert both battery inputs and both auxiliary inputs. At the end of this cycle, the battery and auxiliary data registers contain the updated values, and the DAV pin is asserted low, signaling the host to read the data. Thus, with one write to the TSC2301, the host can cause four different measurements to be made. Because the battery and auxiliary data registers are consecutive in memory, all four registers can be read in one SPI transaction, as described in Figure 50. The flowchart for this process is shown in Figure 69. The time needed to make a complete port scan is given by: t coordinate 7.5 s t REF 4N AVG 1 4.4 s NBITS conv (11) Port Scan Host Writes A/D Converter Control Register Convert Auxiliary Input 1 Start Clock N Is Data Averaging Done Y Power Up Reference (Including Delay) Store Auxiliary Input in AUX1 Register Power up ADC Convert Auxiliary Input 2 Convert Battery Input 1 N N Is Data Averaging Done Y Is Data Averaging Done Y Store Auxiliary Input 2 in AUX2 Register Store Battery Input 1 in BAT1 Register Power Down ADC Convert Battery Input 2 N Power Down Reference Set /DAV = 0 Is Data Averaging Done Y Turn off clock Store Battery Input 2 in BAT2 Register DONE Figure 69. Port Scan Mode 61 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 OPERATION - D/A CONVERTER The TSC2301 has an onboard 8-bit DAC, configured as shown in Figure 70. This configuration yields a current sink (AOUT) controlled by the value of a resistor connected between the ARNG pin and ground. The D/A converter has a control register, which controls whether or not the converter is powered up. The eight-bit data is written to the DAC through the DAC data register. V+ R1 VBIAS R2 8-Bits DAC TSC2301 AOUT ARNG RRNG Figure 70. D/A Converter Configuration This circuit is designed for flexibility in the output voltage at the VBIAS point shown in Figure 70 to accommodate the widely varying requirements for LCD contrast control bias. V+ can be a higher voltage than the supply voltage for the TSC2301. The only restriction is that the voltage on the AOUT pin can never go above the absolute maximum ratings for the device, and should stay above 1.5 V for linear operation. The DAC has an output sink range which is limited to approximately 1 mA. This range can be adjusted by changing the value of RRNG shown in Figure 70. As this DAC is not designed to be a precision device, the actual value of the output current range can vary as much as 20%. Furthermore, the current output changes due to variations in temperature; the DAC has a temperature coefficient of approximately 0.9 uA/C. To set the full-scale current, RRNG can be determined from the graph shown in Figure 71. 62 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 DAC FULLSCALE OUTPUT CURRENT vs RRNG RESISTOR VALUE 1100 DAC Fullscale Output Current - A 1000 900 800 700 600 500 400 300 200 100 0 10 k 100 k 1M 10 M 100 M RRNG Resistor Value Figure 71. DAC Output Current Range vs RRNG Resistor Value For example, consider an LCD that has a contrast control voltage VBIAS that can range from 2 V to 4 V, that draws 400 A when used, and has an available 5-V supply. This is higher than the TSC2301 supply voltage, but it is within the absolute maximum ratings. The maximum VBIAS voltage is 4 V, and this occurs when the D/A converter current is 0, so only the 400-A load current ILOAD is flowing from 5 V to VBIAS. This means 1 V is dropped across R1, so R1 = 1 V/400 A = 2.5 k. The minimum VBIAS is 2 V, which occurs when the D/A converter current is at its full scale value, IMAX. In this case, 5 V - 2 V = 3 V is dropped across R1, so the current through R1 is 3 V/2.5 k = 1.2 mA. This current is IMAX + ILOAD = IMAX + 400 uA, so IMAX must be set to 800 A. Looking at Figure 73, this means that RRNG should be around 1 M. Since the voltage at the AOUT pin must not go below 1.5 V, this limits the voltage at the bottom of R2 to be 1.5-V minimum; this occurs when the D/A converter is providing its maximum current, IMAX. In this case, IMAX +ILOAD flows through R1, and IMAX flows through R2. Thus, R2 x IMAX + R1(IMAX + ILOAD) = 5 V - 1.5 V = 3.5 V W R1 = 2.5 k IMAX = 800 A, ILOAD = 400 A, thus allowing R2 to be solved as 625 . In the previous example, when the DAC current is zero, the voltage on the AOUT pin rises above the TSC2301 supply voltage. This is not a problem, however, since V+ was within the absolute maximum ratings of the TSC2301, so no special precautions are necessary. Many LCD displays require voltages much higher than the absolute maximum ratings of the TSC2301. In this case, the addition of an NPN transistor, as shown in Figure 72, protects the AOUT pin from damage. 63 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 V+ R1 VBIAS R2 2N3904 AOUT 8-Bits DAC TSC2301 VDD ARNG RRNG Figure 72. DAC Circuit When Using V+ Higher Than Vsupply. 64 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 OPERATION - KEYPAD INTERFACE The TSC2301 contains a keypad interface that is suitable for use with matrix keypads up to 4 x 4 keys. A control register, the keypad control register, is used to set the scan rate for the keypad and de-bounce times. There is also a keypad mask register which allows certain keys to be masked from being read, or from causing the TSC2301 to detect a key-press on selected keys. The results of keypad scans are placed in the keypad data register. When a column line (keypad input) is tied to logic high, pressing on all four keys connected to that column is sensed. For example, if C1 is tied high, pressing on keys 0, 4, 8, and 12 is detected in the keypad data register. This capability is used to extend the keypad interface beyond 4 x 4 keypads. When a key-press is detected by the TSC2301, it automatically scans the keypad and de-bounces the key-press. It then drives KBIRQ low. All keys pressed at the time of the scan are then reflected in the keypad data register. This mode is shown in Figure 73. Keypad Scan KBRIQ Initiated Keypad Touch Start Clock Scan and debounce keys Issue Interrupt KBIRQ Store Keypad scan results in KPData Register Turn off clock Reset KBIRQ and Scan Trigger Done Figure 73. Keypad Scan Initiated by Keypress 65 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 AUDIO CODEC Audio Analog I/O The TSC2301 has one pair of stereo inputs, LLINEIN and RLINEIN, and one mono audio input, MICIN. The part also has one pair of stereo line outputs capable of driving a 10-k load, VOUTL and VOUTR, as well as a stereo headphone output amplifier capable of driving a 16- load at up to 30 mW/channel, HPL and HPR. Finally, the part includes a differential mono output capable of driving a 10-k load per side, MONO+ and MONO-. A special circuit has also been included for inserting a keyclick sound into the analog output signal path based on register control. This functionality is intended for generating keyclick sounds for user feedback. This function is controlled by Reg 04h, Pg 2, and is available when either of the DAC or analog bypass paths are enabled. The common-mode voltage, VCM, used by the audio section can be powered up independently by the AVPD bit (Bit 14, Reg 05h, Pg 2). Because the audio outputs are biased to this voltage, this voltage is slowly ramped up when powered on, and there is an internally programmed delay of approximately 500 ms between powering up this voltage and unmuting the analog audio signals of the TSC2301, in order to avoid pops and clicks on the outputs. It is recommended to keep VCM powered up if the 500-ms delay is not tolerable. Audio Digital I/O Digital audio data samples can be transmitted between the TSC2301 and the CPU via the I2S bus (BCLK, LRCLK, I2SDIN, I2SDOUT). However, all registers, including those pertaining to audio functionality, are only accessible via the SPI bus. The I2S bus operates only in slave mode, meaning the BCLK and LRCLK must be provided as inputs to the part. Four programmable modes for this serial bus are supported and can be set through the I2SFM bits (Bits[1:0], Reg 00h, Pg 2) . PCM Audio Interface The 4-wire digital audio interface for TSC2301 is comprised of BCLK (pin 24), LRCLK (pin 25), I2SDIN (pin 26), and I2SDOUT (pin 27). For the TSC2301, these formats are selected through the I2SFM bits in Reg 00h, Pg 2. The following figures illustrate audio data input/output formats and timing. The TSC2301 can accept 32-, 48-, or 64-bit clocks (BCKIN) in one clock of LRCIN. Only 16-bit data formats can be selected when 32-bit clocks/LRCIN are applied. 66 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 FORMAT 0 DAC: 16-Bit, MSB-First, Right-Justified L-ch LRCIN R-ch BCKIN I2SDIN 16 1 2 3 14 MSB 15 16 1 LSB 2 3 14 MSB 15 16 LSB ADC: 16-Bit, MSB-First, Left-Justified LRCIN L-ch R-ch BCKIN 1 I2SDOUT 2 3 14 MSB 15 16 1 LSB 2 3 14 MSB 15 16 1 LSB FORMAT 1 DAC: 20-Bit, MSB-First, Right-Justified L-ch LRCIN R-ch BCKIN I2SDIN 20 1 2 3 18 MSB 19 20 1 LSB 2 3 18 MSB 19 20 LSB ADC: 20-Bit, MSB-First, Left-Justified LRCIN L-ch R-ch BCKIN I2SDOUT 1 2 3 18 MSB 19 20 1 LSB 2 3 18 MSB 19 20 1 LSB FORMAT 2 DAC: 20-Bit, MSB-First, Left-Justified L-ch LRCIN R-ch BCIN I2SDIN 1 2 3 18 MSB 19 20 1 LSB 2 3 18 MSB 19 20 1 20 1 LSB ADC: 20-Bit, MSB-First, Left-Justified LRCIN L-ch R-ch BCIN I2SDOUT 1 2 MSB 3 18 19 20 LSB 1 2 3 MSB 18 19 LSB Figure 74. Audio Data Input/Output Format 67 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 FO RM AT 3 D A C : 2 0 -B i t , M S B -F i r s t , I 2 S L -c h LRCIN R -c h BCKIN I2SDIN 1 2 3 18 19 20 M SB A D C : 2 0 -B it , M S B -F i r s t , 1 LSB 2 3 18 19 20 M SB LSB I2 S L -c h LRCIN R -c h BCKIN I2SDOUT 1 2 3 18 19 20 M SB 1 LS B 2 3 18 19 20 M SB LSB Figure 75. Audio Data Input/Output Format t LRP 0.5V DD LRCIN t BL t BCH t LB t BCL BCKIN 0.5V DD t BCY t DIS t DIH I2SDIN 0.5V DD t BDO t LDO I2SDOUT 0.5V DD Figure 76. Audio Data Input/Output Timing Table 29. Audio Data Input/Output Timing Parameter 68 Symbol Min Max BCKIN pulse cycle time tBCY 300 ns BCKIN pulse width high tBCH 120 ns BCKIN pulse width low tBCL 120 ns BCKIN rising edge to LRCIN edge tBL 40 ns LRCIN edge to BCKIN rising edge tLB 40 ns LRCIN pulse width tLRP tBCY ns I2SDIN setup time tDIS 40 ns I2SDIN hold time tDIH 40 ns I2SDOUT delay time to BCKIN falling edge tBDO 40 ns I2SDOUT delay time to LRCIN edge tLDO 40 ns Rising time to all signals tRISE 20 ns TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Table 29. Audio Data Input/Output Timing (continued) Parameter Symbol Falling time to all signals tFALL Min Max 20 ns 69 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Audio Data Converters The TSC2301 includes a stereo 20-bit audio DAC and a stereo 20-bit audio ADC. The DAC and ADC are both capable of operating at 8 kHz, 11.025 kHz, 12 kHz, 16 kHz, 22.05 kHz, 24 kHz, 32 kHz, 44.1 kHz, or 48 kHz. The DAC and ADC must operate at the same sampling rate. When the ADC or DAC is operating, the part requires an audio MCLK input, which should be synchronous to the I2S bus clock. The MCLK can be 256/384/512 times the I2S LRCLK rate. An internal PLL takes any of these possible input clocks and generates a digital clock for use by the internal circuitry of either 44.1 kHz x 512 = 22.5792 MHz (when 44.1 kHz submultiple sample-rates are selected) or 48 kHz x 512 = 24.576 MHz (when 48 kHz submultiple sample-rates are selected). The user is required to set the MCLK bits (Bits[7:6], Reg 00h, Pg 2) to tell the part the ratio between MCLK and the I2S LRCLK rate (there is no specific phase alignment requirement between MCLK and BCLK). The user is also required to set the I2SFS bits (Bits[5:2], Reg 00h, Pg 2) to tell the part what sample rate is in use. When the user is using either 44.1 kHz or 48-kHz sampling rates, and providing a 512 x Fs MCLK, the internal PLL is powered down, as MCLK can be used directly to clock the internal circuitry. This reduces power consumption. If the user wishes to change sampling rates, the data converters (both DACs and ADCs) must be muted, then powered down. The LRCLK and BCLK rates must then be changed. Next the user must write the appropriate settings to the MCLK, I2SFS, and I2SFM bits, then power up the data converters. Finally, the data converters can be unmuted. Due to the wide supply range over which this part must operate, the audio does not operate on an internal reference voltage. The common-mode voltage that the single-ended audio signals are referenced to is set by a divider between the analog supplies and is given by 0.4 x AVDD. The reference voltages used by the audio codec must be provided as inputs to the part at the Vref+/Vref- pins and are intended to be connected to the same voltage levels as AVDD and AGND, respectively. Because of this arrangement, the voltages applied to AVDD, AGND, Vref+, and Vref- should be kept as clean and noise-free as possible. DAC Digital Volume Control The DAC digital effects processing block implements a digital volume control that can be set through the SPI registers. The volume level can be varied from 0 dB to -63.5 dB in 0.5-dB steps independently for each channel. The user can mute each channel independently by setting the mute bits in the DAC volume control register (Reg 02h, Pg 2). There is a soft-stepping algorithm included in this block, which only changes the actual volume every 20 s, either up or down, until the desired volume is reached. This speed of soft-stepping can be slowed to once every 40 s through the SSRTE bit (Bit 1, Reg 04h, Pg 2). Because of this soft-stepping, the host does not know whether the DAC has actually been fully muted or not. This may be important if the host wishes to mute the DAC before making a significant change, such as changing sample rates. In order to help with this situation, the part provides a flag back to the host via a read-only SPI register bit (Bit 0, Reg 04h, Pg 2) that alerts the host when the part has completed the soft-stepping, and the actual volume has reached the desired volume level. The part also includes functionality to detect when the user switches on or off the de-emphasis or bass-boost functions, and to first soft-mute the DAC volume control, then change the operation of the digital effects processing, then soft-unmute the part. This avoids any possible pop/clicks in the audio output due to instantaneous changes in the filtering. A similar algorithm is used when first powering up or down the DAC/ADC. The circuit begins operation at power-up with the volume control muted, then soft-steps it up to the desired volume level slowly. At power-down, the logic first soft-steps the volume down to a mute level, then powers down the circuitry. 70 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Stereo DAC Overview The stereo DAC consists of a digital block to implement digital interpolation filter, volume control, de-emphasis filter and programmable digital effects/bass-boost filter for each channel. These are followed by a fifth-order single-bit digital delta-sigma modulator, and switched capacitor analog reconstruction filter. The DAC has been designed to provide enhanced performance at low sample rates through increased oversampling and image filtering, thereby keeping quantization noise generated within the delta-sigma modulator and signal images strongly suppressed in the full audio band of 20 Hz-20 kHz, even at low sample rates such as 8 kHz. This is realized by keeping the upsampled rate approximately constant and changing the oversampling ratio as the input sample rate is reduced. For rates of 8/12/16/24/32/48 kHz, the digital delta-sigma modulator always operates at a rate of 6.144 MHz, giving oversampling ratios of 768/512/384/256/192/128, respectively. This ensures that quantization noise generated within the delta-sigma modulator stays low within the frequency band below 20 kHz at all sample rates. Similarly, for rates of 11.025/22.05/44.1 kHz, the digital delta-sigma modulator always operates at a rate of 5.6448 MHz, yielding oversampling ratios of 512/256/128, respectively. Conventional audio DAC designs utilize high-order analog filtering to remove quantization noise that falls within the audio band when operating at low sample rates. Here, however, the increased oversampling at low sample rates keeps the noise above 20 kHz, yielding a similar noise floor out to 20 kHz whether the sample rate is 8 kHz or 48 kHz. If the audio bypass path is not in use when the stereo DAC is in use, the user should power down the bypass path, as this improves DAC SNR and reduces power consumption. In addition, the digital interpolation filter provides enhanced image filtering to reduce signal images caused by the upsampling process that land below 20 kHz. For example, upsampling an 8-kHz signal produces signal images at multiples of 8 kHz, i.e., 8 kHz, 16 kHz, 24 kHz, etc. The images at 8 kHz and 16 kHz are below 20 kHz and thus are still audible to the listener, therefore they must be filtered heavily to maintain a good quality output. The interpolation filter is designed to maintain at least 65-dB rejection of signal images landing between 0.55 Fs and 3.5 Fs, for all sample rates, including any images that land within the audio band (20 Hz-20 kHz). Passband ripple for all sample-rate cases (from 20 Hz to 0.4535 Fs) is +/-0.1-dB maximum. The analog reconstruction filter design consists of a switched-capacitor filter with one pole and three zeros. The single-bit data operates at 128 x 48 kHz = 6.144 MHz (for selected sample-rates that are submultiples of 48 kHz) or at 128 x 44.1 kHz = 5.6448 MHz (for selected sample-rates that are submultiples of 44.1 kHz). The interpolation filter takes data at the selected sample-rate from the effects processing block, then performs upsampling and image filtering, yielding a 6.144-MHz or 5.6448-MHz data stream, which is provided to the digital delta-sigma modulator. Audio DAC SNR performance is 98-dB-A typical over 20 Hz-20 kHz bandwidth in 44.1/48-kHz mode at the line-outputs with a 3.3-V supply level. DAC Digital De-Emphasis The DAC digital effects processing block can perform several operations on the audio data before it is passed to the interpolation filter. One such operation is a digital de-emphasis, which can be enabled or disabled by the user via the DEEMP bit (Bit 0, Reg 05h, Pg 2). This is only available for sample rates of 32 kHz, 44.1 kHz, and 48 kHz. The transfer function consists of a pole with time constant of 50 s and a zero with time constant of 15 s. DAC Programmable Digital Effects Filter The DAC digital effects processing block also includes a fourth order digital IIR filter with programmable coefficients (independently programmable per channel). The filter transfer function is given by: 2 N1 Z N2 Z N3 2 N4 Z N5 Z N0 32768-2 D1 Z -D2 Z 32768-2 D4 Z -D5 Z -1 -1 -2 -2 -1 -1 -2 -2 (13) The N and D coefficients are set via SPI registers, and this filter can be enabled or disabled via the BASS bit (Bit 1, Reg 05h, Pg 2). This functionality can implement a number of different functions, such as bass-boost (default), treble-boost, mid-boost, or other equalization. This transfer function(s) can be determined by the user and loaded to the TSC2301 at power-up, and the feature can then be switched on or off by the user during normal operation. If a filter with gain over 0 dB is designed and used, and large-scale signals are played at high amplitude through the DAC, overloading and undesirable effects can occur. The default coefficients at reset are given by: 71 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 N0 = N3 = 27618 D1 = D4 = 32130 N1 = N4 = -27033 D2 = D5 = -31505 N2 = N5 = 26461 which implements the bass-boost transfer function shown in Figure 77, having a 3-dB attenuation for signals above approximately 150 Hz when operating at a 48-kHz sampling rate. All coefficients are represented by 16-bit twos complement integers with values ranging from -32768 to 32767. Default Bass-Boost Transfer Function 48 kHz Mode 0 -0.5 -1 Gain (dB) -1.5 -2 -2.5 -3 -3.5 1 10 100 1000 10000 100000 Frequency (Hz) Figure 77. Transfer Function of Default Bass-Boost Filter Coefficients at 48-kHz Sampling Rate Audio ADC The audio ADC consists of a 4th order multi-bit analog delta-sigma modulator, followed by a digital decimation filter. The digital output data is then passed to the bus interface for transmission back to the CPU. The analog modulator is a fully differential switched-capacitor design with multi-bit quantizer and dynamic element matching to avoid mismatch errors. The modulator operates at an oversampling ratio of 128 for all sample rates. The input to the ADC is filtered by a single-pole analog filter with -3-dB point at approximately 500 kHz for antialiasing. This analog filter uses a single off-chip 1 nF cap per ADC (at the AFILT pins) and on-chip resistor. The digital decimation filter block includes a high-pass IIR filter for the purpose of removing any dc or sub-audio-frequency component from the signal. Since such a low frequency filter can have significant settling time, the filter has an adjustable cutoff frequency, in order to allow the host to set a faster settling time initially, then later switch it back to a level that does not affect the audio band. The settings for this high-pass filter are: HPF -3-dB frequency: 0.000019 Fs (0.912 Hz at Fs = 48 kHz) 0.000078 Fs (3.744 Hz at Fs = 48 kHz) 0.1 Fs (4.8 kHz at Fs = 48 kHz) The filter block provides an audio passband ripple of +/-0.03 dB over a passband from 0 Hz to 0.454 sampling frequency (Fs), and 70-dB minimum stopband attenuation from 0.548 Fs to 64 Fs. 72 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 The ADC modulator and digital filter operate on a clock that changes directly with Fs. This is in contrast to the DAC, which keeps the modulator running at a high rate of 128 x 44.1 kHz or 128 x 48 kHz even if the incoming data rate is much lower, such as 8 kHz. Group delay of the ADC path varies with sampling frequency and is given by 28.7/Fs. Audio ADC SNR performance is 88-dB-A typical over 20-Hz - 20-kHz bandwidth in 44.1/48-kHz mode with a 3.3-V supply level. Each audio ADC is preceded by an analog volume control with gain programmable from 20 dB to -40 dB or mute in 0.5-dB steps using Reg 01h, Pg 2. The input to these volume controls are selected as LLINEIN, RLINEIN, MICIN, or a mono mix of LLINEIN and RLINEIN through the INML bits (Bits [13:12], Reg 00h, Pg 2). An additional preamp gain is selectable on the MICIN input as 0 dB, 6 dB, or 12 dB using the MICG bits (Bits [9:8], Reg 00h, Pg 2). Audio Bypass Mode In audio bypass mode, the L/RLINEIN analog inputs can be routed to mix with the DAC output and play to the line-outputs (VOUTL/R) as well as the headphone outputs (HPL/R) and mono output (MONO+/-). This path has a stereo analog volume control associated with it, with range settings from 12.0 dB to -35.5 dB in 0.5-dB steps. If the audio ADCs and DACs are not used while the bypass path is in use, the ADCs and DAC must be powered down to improve noise performance and reduce power consumption. This analog volume control has soft-stepping logic associated with it, so that when a volume change is made via the SPI bus, the logic changes the actual volume incrementally, single-stepping the actual volume up or down once every 20 sec until it reaches the desired volume level. This volume control also has similar algorithms as the ADC/DAC volume controls, in that the volume starts at mute upon power-up, then is slowly single-stepped up to the desired level. At a power-down request, the volume is slowly single-stepped down to mute before the circuit is actually powered down. Differential Monophonic Output (MONO+/-) The differential mono output of the TSC2301 can be used to drive a power amplifier which drives a low-impedance speaker. This block can output either a mono mix of the stereo line outputs, or the analog input to the left-channel ADC. This is selected through the MONS bit (Bit 2, Reg 04h, Pg 2). The mono mix of the line outputs is represented by the equation VOUTL/2 + VOUTR/2. Similarly, the mono mix of the analog line inputs is represented by LLINEIN/2 + RLINEIN/2. Microphone Bias Voltage (MICBIAS) The TSC2301 provides an output voltage suitable for biasing an electret microphone capsule. This voltage is always 1 V below the supply voltage of the part. This output can be disabled through the MIBPD bit (Bit 6, Reg 05h, Pg 2) to reduce power consumption if not used. Power Consumption The TSC2301 provides maximum flexibility to the user for control of power consumption. Towards that end, every section of the TSC2301 audio codec can be independently powered down. The power down status of the different sections is controlled by Reg 05h in Pg 2. The analog bypass path, headphone amplifier, mono output, stereo DAC, left channel ADC, right channel ADC, microphone bias, crystal oscillator, and oscillator clock buffer sections can all be powered down independently. It is recommended that the end-user power down all unused sections whenever possible in order to minimize power consumption. Below is a table showing power consumption in different modes of operation. 73 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Table 30. Power Consumption by Mode of Operation Operating Mode Description Register 05h Bit Values Power Consumption Typ Units 15 14 13 12 11 10 9 8 6 5 4 Mono record, line playback, 48 kHz 0 0 1 1 1 0 0 1 1 0 0 45 mW Mono record, line playback, 8 kHz 0 0 1 1 1 0 0 1 1 0 0 38 mW Stereo record, line playback, 48 kHz 0 0 1 1 1 0 0 0 1 0 0 60 mW Stereo record, line playback, 8 kHz 0 0 1 1 1 0 0 0 1 0 0 48 mW Line playback only, 48 kHz 0 0 1 1 1 0 1 1 1 0 0 28 mW Headphone playback only, 48 kHz 0 0 1 0 1 0 1 1 1 0 0 34 mW Stereo line record only, 48 kHz 0 0 1 1 1 1 0 0 1 0 0 34 mW Stereo line record only, 8 kHz 0 0 1 1 1 1 0 0 1 0 0 26 mW Mono record, 48 kHz 0 0 1 1 1 1 0 1 1 0 0 19 mW Mono record only, 8 kHz 0 0 1 1 1 1 0 1 1 0 0 15 mW Line in to line out 0 0 0 1 1 1 1 1 1 0 0 10 mW Line in to headphone out 0 0 0 0 1 1 1 1 1 0 0 13 mW Power down all 1 1 X X X X X X X 0 0 0.5 W Power down, VCM enabled 1 0 X X X X X X X 0 0 0.8 W Stereo Record and Playback Stereo Playback Only Record Only Analog Bypass Power Down TSC2301 AUDIO CONTROL REGISTERS TSC2301 Audio Control Register (Page 2, Address 00H) The audio control register of the TSC2301 controls the digital audio interface, the microphone preamp gain, the record multiplexer settings, and the ADC highpass filter pole. This register determines which ADC high pass filter response is selected, as well as which audio inputs are connected to the stereo ADCs. The gain of the MIC input (0 to 12 dB) is also selected. This register is also used to tell the data converters the frequency of MCLK, along with the frequency of LRCLK (ADC and DAC sample rates). The format of the audio data is also selected. The audio control register is formatted as follows: Bit 15 MSB Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 HPF1 HPF0 INML1 INML0 INMR1 INMR0 MICG 1 MICG 0 MCLK 1 MCLK 0 I2SFS 3 I2SFS 2 I2SFS 1 I2SFS 0 Bit 1 Bit 0 LSB I2SFM I2SFM0 1 Bits [15:14] -- HPF1-HPF0 ADC High Pass Filter. These two bits select the pass-band for the high-pass filter or disable the filter. The default state of the filter is enabled, with -3-dB frequency at 0.000019xFs. Table 31. High-Pass Filter Operation HPF[1:0] 74 HPF1 HPF0 Description 0 0 HPF Disabled, signal passes through unaltered 0 1 HPF -3-dB frequency = 0.1xFs 1 0 HPF -3-dB frequency = 0.000078xFs 1 1 HPF -3-dB frequency = 0.000019xFs (default) TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Bits [13:12] -- INML1-INML0 Left Audio ADC Input Multiplexer. These two bits select the analog input for the left channel ADC. The input to the left channel ADC can come from the microphone input, right line input, left line input, or from a mono mix of the left and right line inputs. The default input to the left channel ADC is the microphone input. Table 32. Left Audio ADC Input Selection INML[1:0] INML1 INML0 0 0 Description ADCL input = MIC (default) 0 1 ADCL input = LLINEIN 1 0 ADCL input = RLINEIN 1 1 ADCL input = (RLINEIN+LLINEIN)/2 Bits [11:10] -- INMR1-INMR0 Right Audio ADC Input Multiplexer. These two bits select the analog input for the right channel ADC. The input to the right channel ADC can come from the microphone input, right line input, left line input, or from a mono mix of the left and right line inputs. The default input to the right channel ADC is the microphone input. Table 33. Right Audio ADC Input Selection INMR[1:0] INMR1 INMR0 Description 0 0 ADCR input = MIC (default) 0 1 ADCR input = LLINEIN 1 0 ADCR input = RLINEIN 1 1 ADCR input = (RLINEIN+LLINEIN)/2 Bits [9:8] -- MICG1-MICG0 Microphone Preamp Gain. These two bits select the gain of the microphone input channel. The gain of the microphone input channel can be 0 dB, 6 dB, or 12 dB. The default gain of the microphone input channel is 0 dB. Table 34. Microphone Input Gain Selection MICG[1:0] MICG1 MICG0 0 0 Description MIC gain = 0 dB (default) 0 1 MIC gain = 0 dB 1 0 MIC gain = 6 dB 1 1 MIC gain = 12 dB 75 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Bits [7:6] -- MCLK1-MCLK0 Master Clock Ratio. These two bits select the ratio of the audio master clock frequency to the audio sampling frequency. The ratio can be 256 Fs, 384 Fs, or 512 Fs. The default master clock frequency is 256 Fs. Table 35. Master Clock Ratio Selection MCLK[1:0] MCLK1 MCLK0 Description 0 0 Master clock (MCLK) = 256 x Fs (default) 0 1 Master clock (MCLK) = 384 x Fs 1 0 Master clock (MCLK) = 512 x Fs 1 1 Master clock (MCLK) = 256 x Fs Bits [5:2] -- I2SFS3-I2SFS0 I2S Sample Rate. These bits tell the internal PLL what the audio sampling rate is so that it provides the proper clock rate to the data converters and the digital filters. The default sample rate is 48 kHz. See Table 36 for a complete listing of available sampling rates. All combinations of I2SFS[3:0] not in Table 36 are not valid. Table 36. I2S Sample Rate Select I2SFS3 I2SFS2 I2SFS1 I2SFS0 Function 0 0 0 0 Fs = 48 kHz (default) 0 0 0 1 Fs = 44.1 kHz 0 0 1 0 Fs = 32 kHz 0 0 1 1 Fs = 24 kHz 0 1 0 0 Fs = 22.05 kHz 0 1 0 1 Fs = 16 kHz 0 1 1 0 Fs = 12 kHz 0 1 1 1 Fs = 11.05 kHz 1 0 0 0 Fs = 8 kHz Bits [1:0] -- I2SFM1-I2SFM0 I2S Format. These two bits select the I2S interface format. Both 16-bit and 20-bit data formats are supported. The default format is 20-bit I2S. Table 37. I2S Format Selection I2SFM [1:0] I2SFM1 I2SFM0 Description 0 0 DAC: 16-bit, MSB-first, right justified ADC: 16-bit, MSB-first, left justified 0 1 DAC: 20-bit, MSB-first, right justified ADC: 20-bit, MSB-first, left justified 1 0 DAC: 20-bit, MSB-first, left justified ADC: 20-bit, MSB-first, left justified 1 1 DAC: 20-bit, MSB-first, I2S (default) ADC: 20-bit, MSB-first, I2S (default) ADC VOLUME CONTROL REGISTER (Page 2, Address 01h) The ADC volume control register controls the independent programmable gain amplifiers (PGA's) on the left and right channel inputs to the audio ADCs of the TSC2301. The gain of these PGAs can be adjusted from -40 dB to 20 dB in 0.5-dB steps. The ADC inputs can also be hard-muted, or internally shorted to VCM so that no input signal is seen. The ADC volume control register is formatted as follows: Bit 15 MSB Bit 14 ADMU L ADVL ADVL5 ADVL4 ADVL3 ADVL ADVL ADVL 6 2 1 0 76 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 ADMU R Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 LSB ADVR6 ADVR5 ADVR4 ADVR3 ADVR2 ADVR ADVR 1 0 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Bit 15 -- ADMUL Left ADC Mute. This bit is used to mute the input to the left channel ADC volume control. The user can set this bit to mute the ADC while retaining the previous gain setting in ADVL[6:0], so that the PGA returns to the previous gain setting when ADMUL is cleared. When the ADMUL bit is set, the left ADC PGA soft-steps down to its lowest level, then mutes. This procedure is used to reduce any audible artifacts (pops or clicks) during the mute operation. This soft-stepping process is reversed when the ADMUL bit is cleared (unmute). Table 38. Left ADC Mute ADMUL Description 0 Left channel ADC is active. 1 Left channel ADC is mute. (default) Bits [14:8] -- ADVL6- ADVL0 Left ADC Volume Control. These 7 bits control the gain setting of the left channel ADC volume control. This volume control can be programmed from -40 dB to 20 dB in 0.5-dB steps. Full volume (+20 dB) corresponds to a setting of 7Fh. Unity gain (0 dB) corresponds to 57h. Full attenuation (-40 dB) corresponds to 07h. Any value lower than 07h engages the mute function described above. Volume control changes are always soft-stepped, as described above. The default volume setting is 0 dB. ADVL[6:0] = 1010111 (087d) = 0 dB (default) ADVL[6:0] = 1111111 (127d) = +20 dB (Max) ADVL[6:0] = 0000111 (007d) = -40 dB (Min) ADVL[6:0] = 0d-6d = mute Bit 7 -- ADMUR Right ADC Mute. This bit is used to mute the input to the right channel ADC. The user can set this bit to mute the ADC while retaining the previous gain setting in ADVR[6:0], so that the PGA returns to the previous gain setting when ADMUR is cleared. When the ADMUR bit is set, the right ADC PGA soft-steps down to its lowest level, then mutes. This procedure is used to reduce any audible artifacts (pops or clicks) during the mute operation. This soft-stepping process is reversed when the ADMUR bit is cleared (unmute). Table 39. Right ADC Mute ADMUR Description 0 Right channel ADC is active. 1 Right channel ADC is mute. (default) Bits [6:0] -- ADVR6- ADVR0 Right ADC Volume Control. These 7 bits control the gain setting of the right channel ADC volume control PGA. This volume control can be programmed from -40 dB to 20 dB in 0.5-dB steps. Full volume (20 dB) corresponds to a setting of 7Fh. Unity gain (0 dB) corresponds to 57h. Full attenuation (-40 dB) corresponds to 07h. Any value lower than 07h engages the mute function described above. Volume control changes are always soft-stepped, as described above. The default volume setting is 0 dB. ADVR[6:0] = 1010111 (087d) = 0 dB (default) ADVR[6:0] = 1111111 (127d) = +20 dB (Max) ADVR[6:0] = 0000111 (007d) = -40 dB (Min) ADVR[6:0] = 0d-6d = mute DAC VOLUME CONTROL REGISTER (Page 02, Address 02h) The DAC volume control register controls the independent digital gain controls on the left and right channel audio DAC's of the TSC2301. The gain of the DACs can be adjusted from -63.5 dB to 0 dB in 0.5-dB steps. The DAC inputs can also be muted, so that all zeroes are sent to the DAC interpolation filters. 77 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 The DAC volume control register is formatted as follows: Bit 15 MSB Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 DAMU L DAVL DAVL5 DAVL4 DAVL3 DAVL DAVL DAVL 6 2 1 0 Bit 7 DAMU R Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 LSB DAVR6 DAVR5 DAVR4 DAVR3 DAVR2 DAVR DAVR 1 0 Bit 15 -- DAMUL Left DAC Mute. This bit is used to mute the input to the left channel DAC. The user can set this bit to mute the DAC while retaining the previous gain setting in DAVL[6:0], so that the gain control returns to the previous gain setting when DAMUL is cleared. When the DAMUL bit is set, the left DAC digital gain control soft-steps down to its lowest level, then all zeroes are sent to the interpolation filter of this DAC. This procedure is used to reduce any audible artifacts (pops or clicks) of the mute procedure. This soft-stepping process is reversed when the DAMUL bit is cleared (unmute). Table 40. Left DAC Mute DAMUL Description 0 Left channel DAC is active. 1 Left channel DAC is mute. (default) Bits [14:8] -- DAVL6- DAVL0 Left DAC Volume Control. These 7 bits control the gain setting of the left channel DAC volume control PGA. This volume control can be programmed from -63.5 dB to 0dB in 0.5-dB steps. Full volume (0dB) corresponds to a setting of 7Fh. Full attenuation (-63.5 dB) corresponds to 00h. The default volume setting is 0 dB. DAVL[6:0] = 1111111 (127d) = 0 dB (default) DAVL[6:0] = 0000000 (000d) = -63.5 dB (Min) 1LSB = 0.5 dB Bit 7 -- DAMUR Right DAC Mute. This bit is used to mute the input to the right channel DAC. The user can set this bit to mute the DAC while retaining the previous gain setting in DAVR[6:0], so that the gain control returns to the previous gain setting when DAMUR is cleared. When the DAMUR bit is set, the left DAC digital gain control soft-steps down to its lowest level, then all zeroes are sent to the interpolation filter of this DAC. This procedure is used to reduce any audible artifacts (pops or clicks) of the mute procedure. This soft-stepping process is reversed when the DAMUR bit is cleared (unmute). Table 41. Right DAC Mute DAMUR Description 0 Right channel DAC is active. 1 Right channel DAC is mute. (default) Bits [6:0] -- DAVR6- DAVR0 Right DAC Volume Control. These 7 bits control the gain setting of the right channel DAC volume control. This volume control can be programmed from -63.5 dB to 0 dB in 0.5-dB steps. Full volume (0 dB) corresponds to a setting of 7Fh. Full attenuation (-63.5 dB) corresponds to 00h. The default volume setting is 0 dB. DAVR[6:0] = 1111111 (127d) = 0 dB (default) DAVR[6:0] = 0000000 (000d) = -63.5 dB (Min) 1LSB = 0.5 dB 78 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 ANALOG AUDIO BYPASS PATH VOLUME CONTROL REGISTER (Page 02, Address 03h) The bypass path volume control register controls the independent programmable gain amplifiers (PGA's) on the left and right channel analog audio bypass paths of the TSC2301. These bypass paths direct the line inputs directly to the line and headphone outputs entirely in the analog domain, with no A/D or D/A conversion. This feature can be used for playback of an external analog source, such as an FM stereo tuner through the TSC2301's headphone amplifier. The gain of these PGA's can be adjusted from -35.5 dB to 12 dB in 0.5 dB steps. The bypass paths can also be muted, so that no signal is transmitted. The bypass path volume control register is formatted as follows: Bit 15 MSB Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 BPMU L BPVL 6 BPVL5 BPVL4 BPVL3 BPVL 2 BPVL 1 BPVL 0 BPMU R Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 LSB BPVR6 BPVR5 BPVR4 BPVR3 BPVR2 BPVR BPVR 1 0 Bit 15 -- BPMUL Left Channel Audio Bypass Mute. This bit is used to mute the bypass path from the left channel line input (LLINEIN) to the left channel line and headphone outputs (VOUTL and HPL). The user can set this bit to mute the bypass path while retaining the previous gain setting in BPVL[6:0], so that the PGA returns to the previous gain setting when BPMUL is cleared. When the BPMUL bit is set, the PGA soft-steps down to its lowest level, then the bypass path is muted. This procedure is used to reduce any audible artifacts (pops or clicks) during the mute operation. This soft-stepping process is reversed when the BPMUL bit is cleared (unmute). Table 42. Left Channel Audio Bypass Mute BPMUL Description 0 Left channel audio bypass path is active. 1 Left channel audio bypass path is mute. (default) Bits [14:8] -- BPVL6- BPVL0 Left Channel Audio Bypass Path Volume Control. These 7 bits control the gain setting of the left channel bypass path volume control PGA. This volume control can be programmed from -35.5 dB to 12 dB in 0.5 dB steps. Full volume (+12 dB) corresponds to a setting of 7Fh. Unity gain (0 dB) corresponds to 67h. Full attenuation (-35.5 dB) corresponds to 20h. Any value lower than 20h engages the mute function described above. The default volume setting is 0 dB. BPVL[6:0] = 1100111 (103d) = 0 dB (default) BPVL[6:0] = 1111111 (127d) = 12 dB (Max) BPVL[6:0] = 0100000 (032d) = -35.5 dB (Min) BPVL[6:0] = 0d-31d = mute Bit 7 -- BPMUR Right Channel Audio Bypass Mute. This bit is used to mute the bypass path from the right channel line input (RLINEIN) to the right channel line and headphone outputs (VOUTR and HPR). The user can set this bit to mute the bypass path while retaining the previous gain setting in BPVR[6:0], so that the PGA returns to the previous gain setting when BPMUR is cleared. When the BPMUR bit is set, the PGA soft-steps down to its lowest level, then the bypass path is muted. This procedure is used to reduce any audible artifacts (pops or clicks) during the mute operation. This soft-stepping process is reversed when the BPMUR bit is cleared (unmute). Table 43. Right Channel Audio Bypass Mute BPMUR Description 0 Right channel audio bypass path is active. 1 Right channel audio bypass path is mute. (default) 79 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Bits [6:0] -- BPVR6- BPVR0 Right Channel Audio Bypass Path Volume Control. These 7 bits control the gain setting of the right channel bypass path volume control PGA. This volume control can be programmed from -35.5 dB to +12 dB in 0.5-dB steps. Full volume (+12 dB) corresponds to a setting of 7Fh. Unity gain (0 dB) corresponds to 67h. Full attenuation (-35.5 dB) corresponds to 20h. Any value lower than 20h engages the mute function described above. The default volume setting is 0 dB. BPVR[6:0] = 1100111 (103d) = 0 dB (default) BPVR[6:0] = 1111111 (127d) = +12 dB (Max) BPVR[6:0] = 0100000 (032d) = -35.5 dB (Min) BPVR[6:0] = 0d-31d = mute KEYCLICK CONTROL REGISTER (Page 2, Address 04H) The Keyclick Control Register of the TSC2301 controls the setup of the internal keyclick sound generator. This register is used to initiate and set the frequency, amplitude, and duration of the internally generated keyclick sound. This register also controls the input to the differential mono output, and the soft-stepping function of the TSC2301 volume controls. The keyclick control register is formatted as follows: Bit 15 MSB Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 KEYST KCAM 2 KCA M1 KCAM 0 RESV KCFR KCFR KCFR KCLN3 KCLN2 KCLN1 KCLN0 2 1 0 Bit 15 -- KEYST Keyclick Start. This bit initiates a keyclick sound. Table 44. Keyclick Start KEYST 80 Description 0 No keyclick sound (default) 1 Initiate a keyclick sound Bit 5 Bit 4 Bit 3 Bit 2 RESV MONS Bit 1 Bit 0 LSB SSRT SSTE E P TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Bits [14:12] -- KCAM2-KCAM0 Keyclick Amplitude. These bits set the amplitude of the keyclick sound with eight amplitude levels provided. KCAM[2:0] = 100 = Medium amplitude (default) KCAM[2:0] = 111 = Maximum amplitude KCAM[2:0] = 000 = Minimum amplitude Bit 11 -- RESERVED This bit is reserved, and should be written to 0. If read, it reads back as 0. Bits [10:8] -- KCFR2-KCFR0 Keyclick Frequency. These bits set the frequency of the keyclick sound (frequencies are approximate). Table 45. Keyclick Frequency KCFR2 KCFR1 KCFR0 Keyclick Tone Frequency 0 0 0 62.5 Hz 0 0 1 125 Hz 0 1 0 250 Hz 0 1 1 500 Hz 1 0 0 1 k Hz (default) 1 0 1 2 k Hz 1 1 0 4 k Hz 1 1 1 8 k Hz Bits [7:4] -- KCLN3-KCLN0 Keyclick Length. These bits set the approximate duration of the keyclick sound, 16 settings for duration are provided. The formula for the number of periods heard is: N (KCLN 1) 2 periods (14) KCLN[3:0] = 0000 = 2 periods of the keyclick sound (min) KCLN[3:0] = 0001 = 4 periods of the keyclick sound (default) KCLN[3:0] = 0010 = 6 periods of the keyclick sound KCLN[3:0] = 0011 = 8 periods of the keyclick sound KCLN[3:0] = 1111 = 32 periods of the keyclick sound (max) Bit 3 -- RESERVED This bit is reserved, and should be written as 0. If read, it is read back as 0. Bit 2 -- MONS Mono Select. This bit determines the position of the mono multiplexer. This multiplexer allows either the left channel ADC Input or the mono mix of the stereo line outputs to be played out the differential mono output (MONO+/-). Table 46. Mono Select MONS Description 0 Mono output comes from left ADC input (default). 1 Mono output comes from mono mix of line outputs. 81 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Bit 1 -- SSRTE Volume Soft-stepping Rate Select. This bit selects the speed of the soft-stepping function of the TSC2301 volume controls. At normal speed, the actual volume is updated approximately once every 20 s. At half speed, the actual volume is updated approximately once every 40 s. Table 47. Volume Soft-Stepping Rate Select SSRTE Description 0 Normal step rate used (default). 1 Half step rate used. Bit 0 -- SSTEP Soft-step Flag. This read-only bit indicates that the TSC2301 volume control soft-stepping is completed. Table 48. Soft-Step Flag SSTEP Description 0 Soft-stepping is not complete. 1 Soft-stepping is complete (default). AUDIO POWER CONTROL REGISTER (Page 2, Address 05H) The audio power / miscellaneous control register of the TSC2301 controls the powering down of various audio blocks of the TSC2301. The default state of the TSC2301 has all audio blocks powered down. Before using any of the audio blocks, they must be powered up by writing to this register. This register also controls the crystal oscillator clock and buffer, the bass-boost filter, and the de-emphasis filter. The audio power / miscellaneous control register is formatted as follows: Bit 15 MSB Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 APD AVPD ABPD HAPD MOPD DAPD ADPD ADPD PDSTS MIBPD L R Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 LSB OSC C BCKC SMPD OTSY N BASS DEEM P For bits 15 through 8 of this register, writing a 1 to a selected bit powers down the affected section, writing a 0 powers up the section. Bit 15 -- APD Audio Power Down. This bit powers down the entire audio section if set, regardless of the settings of the other bits in this register. When this bit is cleared, the individual sections of the audio codec still need to be powered up individually. The settings of the other bits in the register are retained when this bit is set and cleared. The default is 1 (powered down). Bit 14 -- AVPD Audio VCM Power Down. If this is set to 1, the VCM powers up whenever it is needed (such as when the audio ADC, DAC, or bypass path is enabled) and powers down when no longer needed. If this bit is set to 0, after an audio component is powered up and causes VCM to power up, it no longer powers down, even if all audio components are powered down. This is intended to avoid the 500 s delay needed for VCM to power up slowly. The default is 1 (powered down). Bit 13 -- ABPD Audio Bypass Path Power Down. This is used to power up (set to 0) or power down (set to 1) the audio bypass path. The default is 1 (powered down). Bits 12 -- HAPD Headphone Amplifier Power Down. This is used to power up (set to 0) or power down (set to 1) the headphone amplifier. The default is 1 (powered down). 82 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Bit 11 -- MOPD Mono Driver Power Down. This is used to power up (set to 0) or power down (set to 1) the mono output driver. If only playback of the line or Mic inputs through the mono output is needed, the user need only power up the mono section, and not the DAC or ADCs. The line inputs, Mic preamp, left channel ADC multiplexer and left channel volume control all power up if the mono output is powered up. The default is 1 (powered down). Bit 10 -- DAPD DAC Power Down. This is used to power up (set to 0) or power down (set to 1) the entire stereo DAC. The default is 1 (powered down). Bit 9 -- ADPDL Left Channel ADC Power Down. This is used to power up (set to 0) or power down (set to 1) the entire left channel ADC. The line inputs, Mic preamp, left channel ADC multiplexer and left channel volume control all automatically power up when the left channel ADC is powered up. The default is 1 (powered down). Bit 8 -- ADPDR Right Channel ADC Power Down. This is used to power up (set to 0) or power down (set to 1) the entire right channel ADC. The line inputs, Mic preamp, right channel ADC multiplexer and right channel volume control all automatically power up when the right channel ADC is powered up. The default is 1 (powered down). Bit 7 -- PDSTS Power Up/Down Done. This read-only bit indicates that all power-up or power-down processes requested are completed. Table 49. Power Up/Down Flag PDSTS Description 0 Power up/down is not complete. 1 Power up/down is complete (default). Bit 6 -- MIBPD Microphone Bias Power Down. This is used to power up (set to 0) or power down (set to 1) the microphone bias output. Table 50. Microphone Bias Power Down OSCC Description 0 Microphone bias is on. 1 Microphone bias is off (default). Bit 5 -- OSCC Crystal Oscillator Control. This bit turns ON/OFF the crystal Oscillator. Table 51. Crystal Oscillator Control OSCC Description 0 Crystal oscillator is off (default). 1 Crystal oscillator is on. Bit 4 -- BCKC Oscillator Clock Buffer Control. This bit turns ON/OFF the output clock buffer. 83 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Table 52. Oscillator Clock Buffer Control BCKC Description 0 The output clock buffer is off (default). 1 The output clock buffer is on. Bit 3 -- SMPD Synchronization Monitor Power Down. This bit turns ON/OFF the I2S bus sync monitor. Table 53. Synchronization Monitor Power Down SMPD Description 0 The I2S bus sync monitor is on (default). 1 The I2S bus sync monitor is off. Bit 2 -- OTSYN I2S Out Of Sync. This read-only sticky bit reflects the sync status of the I2S bus. It always resets to zero after being read. Table 54. I2S Out of Sync OTSYN Description 0 The I2S bus is in sync (default). 1 The I2S bus is out of sync. Bit 1 -- BASS Digital-effects filter control. This bit turns ON/OFF the digital-effects filter. If the digital-effects filter is off, the signal passes through with no filtering performed. Table 55. Digital-Effects Filter Control BASS Description 0 The digital-effects filter is off (default). 1 The digital-effects filter is on. Bit 0 -- DEEMP De-emphasis control. This bit turns ON/OFF the de-emphasis function. Table 56. De-Emphasis Control DEEMP Description 0 De-emphasis is off (default). 1 De-emphasis is on. GPIO CONTROL REGISTER (Page 02, Address 06h) The GPIO control register controls the GPIO pins of the TSC2301. The direction of each GPIO pin can be set independently. For GPIOs configured as output pins, the data to be driven is written to this register. For GPIO's configured as inputs, the input data can be read from this register. This register also contains a bit, SDAVB which mirrors the state of the DAVB output line. The GPIO Control Register is formatted as follows: Bit 15 MSB Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 LSB RESV RESV IO5 IO 4 IO 3 IO 2 IO 1 IO 0 RESV RESV GPIO5 GPIO4 GPIO3 GPIO2 GPIO 1 GPIO 0 84 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 Bits 15,14 -- RESERVED These bits are reserved and should be written to 0. If read, they read back as 0. Bits [13:8] -- IO5- IO0 GPIO Directional Control. These 6 bits control the direction of the TSC2301s six GPIO pins. When one of these bits is set to one, the corresponding GPIO pin is configured as an output. When one of these bits is set to zero, the corresponding GPIO pin is configured as an input. The default setting of these bits is zero (all inputs). Bits 7,6 -- RESERVED These bits are reserved, and should be written to 0. If read, they read back as 0. Bits [5:0] -- GPIO5- GPIO0 GPIO Data. These bits control the data on the GPIO pins. When a GPIO pin is configured as an output, the data written to one of these bits is driven on the corresponding GPIO pin. When a GPIO pin is configured as an input, the data input on the GPIO pin is returned to the corresponding register bit, and can be read by the host processor. DAC BASS-BOOST FILTER COEFFICIENT REGISTERS (Page 02, Addresses 07h-1Ah) The DAC bass-boost coefficient registers implement the transfer function described. The coefficients are represented by 16-bit twos complement integers with values ranging from -32768 to 32767. The DAC bass-boost coefficient registers are formatted as follows: Bit 15 MSB Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 LSB D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 Table 57. DAC Bass-Boost Coefficient Registers Address DAC Channel Coefficient Default 07h Left N0 6BE2 08h Left N1 9667 09h Left N2 675D 0Ah Left N3 6BE2 0Bh Left N4 9667 0Ch Left N5 675D 0Dh Left D1 7D82 0Eh Left D2 84EF 0Fh Left D4 7D82 10h Left D5 84EF 11h Right N0 6BE2 12h Right N1 9667 13h Right N2 675D 14h Right N3 6BE2 15h Right N4 9667 16h Right N5 675D 17h Right D1 7D82 18h Right D2 84EF 19h Right D4 7D82 1Ah Right D5 84EF 85 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 AUDIO CLOCK CONFIGURATION REGISTER (Page 02, Address 1Bh) This register allows the user to use the output of the crystal oscillator as MCLK, and receive the PLL output on the PENIRQ pin. Bit 15 Bit 14 MSB X Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 LSB X X X X X X X X X X PLPN COMK X X X Bits [15:4] -- RESERVED These bits are reserved, and should be written to 040h. If read, they read back as 040h. Bits 3 -- PLPN Output PLL on the PENIRQ pin. This bit allows the user to receive the output of the audio codec internal PLL. This bit is provided so the host processor can use the output of the PLL, to generate its I2S signals in sync with an external MCLK or crystal oscillator. Writing a 1 to this bit connects the output of the PLL to the PENIRQ pin. Otherwise, the PENIRQ pin operates as normal. The user must take care in using this function, as PENIRQ signals are overridden. Table 58. Output PLL on PENIRQ Pin DEEMP Description 0 PENIRQ operates as normal (default). 1 Output PLL on PENIRQ. Bits 2 -- COMK Crystal Oscillator as MCLK. This bit allows the user to use the output of the internal crystal oscillator as the MCLK for the audio codec. In this case, the MLCK pin must be grounded. In this case, the output of the crystal oscillator replaces MCLK in all functions. Table 59. Crystal Oscillator as MCLK DEEMP Description 0 Crystal oscillator and MCLK operates as normal (default). 1 Use crystal oscillator output as MCLK. Bits [1:0] -- RESERVED These bits are reserved, and must be written to 0. If read, they read back as 0. LAYOUT The following layout suggestions provide optimum performance from the TSC2301. However, many portable applications have conflicting requirements concerning power, cost, size, and weight. In general, most portable devices have fairly clean power and grounds because most of the internal components are very low power. This situation means less bypassing for the converter power and less concern regarding grounding. Still, each situation is unique and the following suggestions should be reviewed carefully. For optimum performance, care must be taken with the physical layout of the TSC2301 circuitry. The basic SAR architecture is sensitive to glitches or sudden changes on the power supply, reference, ground connections, and digital inputs that occur just prior to latching the output of the analog comparator. Therefore, during any single conversion for an n-bit SAR converter, there are n windows in which large external transient voltages can easily affect the conversion result. Such glitches might originate from switching power supplies, nearby digital logic, and high power devices. The degree of error in the digital output depends on the reference voltage, layout, and the exact timing of the external event. The error can change if the external event changes in time with respect to the internal conversion clock. The touch screen circuitry, as well as the audio headphone amplifiers, uses the HPVDD/HPGND supplies for its power, and any noise on this supply may adversely affect performance in these blocks. 86 TSC2301 www.ti.com SLAS371D - SEPTEMBER 2002 - REVISED AUGUST 2004 As described earlier, the audio common-mode voltage VCM is derived directly through an internal resistor divider between AVDD and AGND. Therefore, noise that couples onto AVDD/AGND is translated onto VCM and can adversely impact audio performance. The reference pins for the audio data converters, VREF+/VREF-, should also be kept as clean and noise-free as possible, since noise here affects audio DAC/ADC quality. Decoupling capacitors are recommended between VREF+ and VREF-, in addition to a series resistance between VREF+ and the source of the voltage (such as connecting to the source providing AVDD). With this in mind, power to the TSC2301 must be clean and well bypassed. A 0.1-F ceramic bypass capacitor should be placed as close to the device as possible on each supply pin to its respective ground pin. A 1-F to 10-F capacitor may also be needed if the impedance of the connection between a supply and the power supply is high. A bypass capacitor on the SAR Vref pin may not be absolutely necessary because this reference is buffered by an internal op amp, but a 0.1uF bypass capacitor may reduce noise on this reference. If an external reference voltage originates from an op amp, make sure that it can drive any bypass capacitor that is used without oscillation. The TSC2301 SAR converter architecture offers no inherent rejection of noise or voltage variation in regards to using an external reference input. This is of particular concern when the reference input is tied to the power supply. Any noise and ripple from the supply appears directly in the digital results. While high frequency noise can be filtered out, voltage variation due to line frequency (50 Hz or 60 Hz) can be difficult to remove. The HPGND pin must be connected to a clean ground point. In many cases, this is the analog ground for the SAR converter. Avoid connections which are too near the grounding point of a microcontroller or digital signal processor. If needed, run a ground trace directly from the converter to the power supply entry or battery connection point. The ideal layout includes an analog ground plane dedicated to the converter and associated analog circuitry. In the specific case of use with a resistive touch screen, care must be taken with the connection between the converter and the touch screen. Since resistive touch screens have fairly low resistance, the interconnection should be as short and robust as possible. Loose connections can be a source of error when the contact resistance changes with flexing or vibrations. As indicated previously, noise can be a major source of error in touch screen applications (e.g., applications that require a back-lit LCD panel). This EMI noise can be coupled through the LCD panel to the touch screen and cause flickering of the converted data. Several things can be done to reduce this error, such as utilizing a touch screen with a bottom-side metal layer connected to ground. This couples the majority of noise to ground. Additionally, filtering capacitors, from Y+, Y-, X+, and X- to ground, can also help. Note, however, that the use of these capacitors increases screen settling time and requires longer panel voltage stabilization times, as well as increased precharge and sense times for the touch screen control circuitry of the TSC2301. 87 PACKAGE OPTION ADDENDUM www.ti.com 30-Jul-2011 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Drawing Pins Package Qty Eco Plan (2) Lead/ Ball Finish MSL Peak Temp (3) Samples (Requires Login) TSC2301IPAG ACTIVE TQFP PAG 64 160 Green (RoHS & no Sb/Br) CU NIPDAU Level-4-260C-72 HR TSC2301IPAGG4 ACTIVE TQFP PAG 64 160 Green (RoHS & no Sb/Br) CU NIPDAU Level-4-260C-72 HR TSC2301IPAGR ACTIVE TQFP PAG 64 1500 Green (RoHS & no Sb/Br) CU NIPDAU Level-4-260C-72 HR TSC2301IPAGRG4 ACTIVE TQFP PAG 64 1500 Green (RoHS & no Sb/Br) CU NIPDAU Level-4-260C-72 HR TSC2301IZQZ ACTIVE BGA MICROSTAR JUNIOR ZQZ 120 250 Green (RoHS & no Sb/Br) SNAGCU Level-3-260C-168 HR TSC2301IZQZR ACTIVE BGA MICROSTAR JUNIOR ZQZ 120 2500 Green (RoHS & no Sb/Br) SNAGCU Level-3-260C-168 HR (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and Addendum-Page 1 PACKAGE OPTION ADDENDUM www.ti.com 30-Jul-2011 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Addendum-Page 2 PACKAGE MATERIALS INFORMATION www.ti.com 29-Jul-2011 TAPE AND REEL INFORMATION *All dimensions are nominal Device TSC2301IPAGR TSC2301IZQZR Package Package Pins Type Drawing TQFP BGA MI CROSTA R JUNI OR SPQ Reel Reel A0 Diameter Width (mm) (mm) W1 (mm) B0 (mm) K0 (mm) P1 (mm) W Pin1 (mm) Quadrant PAG 64 1500 330.0 24.4 13.0 13.0 1.5 16.0 24.0 Q2 ZQZ 120 2500 330.0 16.4 6.3 6.3 1.5 12.0 16.0 Q1 Pack Materials-Page 1 PACKAGE MATERIALS INFORMATION www.ti.com 29-Jul-2011 *All dimensions are nominal Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm) TSC2301IPAGR TQFP TSC2301IZQZR BGA MICROSTAR JUNIOR PAG 64 1500 346.0 346.0 41.0 ZQZ 120 2500 333.2 345.9 28.6 Pack Materials-Page 2 MECHANICAL DATA MTQF006A - JANUARY 1995 - REVISED DECEMBER 1996 PAG (S-PQFP-G64) PLASTIC QUAD FLATPACK 0,27 0,17 0,50 48 0,08 M 33 49 32 64 17 0,13 NOM 1 16 7,50 TYP Gage Plane 10,20 SQ 9,80 12,20 SQ 11,80 0,25 0,05 MIN 1,05 0,95 0- 7 0,75 0,45 Seating Plane 0,08 1,20 MAX 4040282 / C 11/96 NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Falls within JEDEC MS-026 POST OFFICE BOX 655303 * DALLAS, TEXAS 75265 IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: Products Applications Audio www.ti.com/audio Communications and Telecom www.ti.com/communications Amplifiers amplifier.ti.com Computers and Peripherals www.ti.com/computers Data Converters dataconverter.ti.com Consumer Electronics www.ti.com/consumer-apps DLP(R) Products www.dlp.com Energy and Lighting www.ti.com/energy DSP dsp.ti.com Industrial www.ti.com/industrial Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Interface interface.ti.com Security www.ti.com/security Logic logic.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Power Mgmt power.ti.com Transportation and Automotive www.ti.com/automotive Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com Wireless www.ti.com/wireless-apps RF/IF and ZigBee(R) Solutions www.ti.com/lprf TI E2E Community Home Page e2e.ti.com Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright (c) 2011, Texas Instruments Incorporated