Complete, Dual, 12-/14-/16-Bit, Serial Input,
Unipolar/Bipolar, Voltage Output DACs
Data Sheet AD5722R/AD5732R/AD5752R
Rev. F Document Feedback
Information furnished by Analog Devices is believed to be accurate and reliable. However, no
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other
rights of third parties that may result from its use. Specifications subject to change without notice. No
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
Trademarks and registered trademarks are the property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700 ©2008–2017 Analog Devices, Inc. All rights reserved.
Technical Support www.analog.com
FEATURES
Complete, dual, 12-/14-/16-bit digital-to-analog converter (DAC)
Operates from single/dual supplies
Software programmable output range
+5 V, +10 V, +10.8 V, ±5 V, ±10 V, ±10.8 V
INL error: ±16 LSB maximum, DNL error: ±1 LSB maximum
Total unadjusted error (TUE): 0.1% FSR maximum
Settling time: 10 μs typical
Integrated reference: 5 ppm/°C maximum
Integrated reference buffers
Output control during power-up/brownout
Simultaneous updating via LDAC
Asynchronous CLR to zero scale or midscale
DSP-/microcontroller-compatible serial interface
24-lead TSSOP
Operating temperature range: −40°C to +85°C
iCMOS process technology1
APPLICATIONS
Industrial automation
Closed-loop servo control, process control
Automotive test and measurement
Programmable logic controllers
GENERAL DESCRIPTION
The AD5722R/AD5732R/AD5752R are dual, 12-/14-/16-bit,
serial input, voltage output digital-to-analog converters. They
operate from single supply voltages of +4.5 V up to +16.5 V or
dual supply voltages from ±4.5 V up to ±16.5 V.
Nominal full-scale output range is software selectable from
+5 V, +10 V, +10.8 V, ±5 V, ±10 V, or ±10.8 V. Integrated output
amplifiers, reference buffers, and proprietary power-up/power-
down control circuitry are also provided.
The devices offer guaranteed monotonicity, integral
nonlinearity (INL) of ±16 LSB maximum, low noise, 10 μs
maximum settling time, and an on-chip +2.5 V reference.
The AD5722R/AD5732R/AD5752R use a serial interface that
operates at clock rates up to 30 MHz and are compatible with
DSP and microcontroller interface standards. Double buffering
allows the simultaneous updating of all DACs. The input coding
is user-selectable twos complement or offset binary for a bipolar
output (depending on the state of Pin BIN/2sComp), and
straight binary for a unipolar output. The asynchronous clear
function clears all DAC registers to a user-selectable zero-scale
or midscale output. The devices are available in a 24-lead
TSSOP and offer guaranteed specifications over the −40°C to
+85°C industrial temperature range.
Table 1. Pin Compatible Devices
Device Number Description
AD5722/AD5732/AD5752 AD5722R/AD5732R/AD5752R
without internal reference.
AD5724/AD5734/AD5754 Complete, quad, 12-/14-/16-bit,
serial input, unipolar/bipolar,
voltage output DACs.
AD5724R/AD5734R/AD5754R AD5724/AD5734/AD5754 with
internal reference.
.
FUNCTIONAL BLOCK DIAGRAM
DAC B
INPUT
REGISTER A
INPUT
REGISTER B
n
AD5722: n = 12-BIT
AD5732: n = 14-BIT
AD5752: n = 16-BIT
n
nDAC A
LDAC
REFIN/REFOUT
V
OUT
B
V
OUT
A
REFERENCE
BUFFERS
SDIN
SCLK
SYNC
SDO
DVCC 2.5V
REFERENCE
GND DAC_GND (2) SIG_GND (2)
AD5722R/AD5732R/AD5752R
INPUT SHIFT
REGISTER
AND
CONTROL
LOGIC
A
VDD
AVSS
DAC
REGI STER A
DAC
REGI STER B
CLR
BIN/2sCOMP
06466-001
Figure 1.
1 For analog systems designers within industrial/instrumentation equipment OEMs who need high performance ICs at higher voltage levels, iCMOS® is a technology
platform that enables the development of analog ICs capable of 30 V and operating at ±15 V supplies while allowing dramatic reductions in power consumption and
package size, as well as increased ac and dc performance.
AD5722R/AD5732R/AD5752R Data Sheet
Rev. F | Page 2 of 32
TABLE OF CONTENTS
Features .............................................................................................. 1
Applications ....................................................................................... 1
General Description ......................................................................... 1
Functional Block Diagram .............................................................. 1
Revision History ............................................................................... 2
Specifications ..................................................................................... 3
AC Performance Characteristics ................................................ 5
Timing Characteristics ................................................................ 6
Timing Diagrams .......................................................................... 7
Absolute Maximum Ratings ............................................................ 9
ESD Caution .................................................................................. 9
Pin Configuration and Function Descriptions ........................... 10
Typical Performance Characteristics ........................................... 11
Terminology .................................................................................... 18
Theory of Operation ...................................................................... 20
Architecture ................................................................................. 20
Serial Interface ............................................................................ 20
Load DAC (LDAC)..................................................................... 22
Asynchronous Clear (CLR) ....................................................... 22
Configuring the AD5722R/AD5732R/AD5752R .................. 22
Transfer Function ....................................................................... 22
Input Shift Register .................................................................... 26
DAC Register .............................................................................. 27
Output Range Select Register ................................................... 27
Control Register ......................................................................... 28
Power Control Register.............................................................. 28
Design Features ............................................................................... 29
Analog Output Control ............................................................. 29
Power-Up Sequence ................................................................... 20
Power-Down Mode .................................................................... 29
Overcurrent Protection ............................................................. 29
Thermal Shutdown .................................................................... 29
Internal Reference ...................................................................... 29
Applications Information .............................................................. 30
+5 V/±5 V Operation ................................................................ 30
Layout Guidelines....................................................................... 30
Galvanically Isolated Interface ................................................. 31
Microprocessor Interfacing ....................................................... 31
Outline Dimensions ....................................................................... 32
Ordering Guide .......................................................................... 32
REVISION HISTORY
2/2017Rev. E to Rev. F
Added Power-Up Sequence Section ............................................. 20
Changes to Table 8 and Table 9 ..................................................... 23
Changes to Table 11 and Table 12 ................................................ 24
Changes to Table 14 and Table 15 ................................................ 25
Change to Analog Output Section ............................................... 29
Added Alternative Power-Up Sequence Support Section ......... 30
2/2016Rev. D to Rev. E
Changes to Table 1 ............................................................................ 3
7/2011Rev. C to Rev. D
Changes to Table 4: t7, t8, t10 Limits ....................................................... 6
3/2011Rev. B to Rev. C
Changes to Configuring the AD5722R/AD5732R/
AD5752R Section ........................................................................... 22
8/2010Rev. A to Rev. B
Changes to Table 28 ....................................................................... 28
4/2010Rev. 0 to Rev. A
Changes to Junction Temperature, TJ max Parameter, Table 5 ... 9
Changes to Exposed Paddle Description, Table 6 ...................... 10
11/2008Revision 0: Initial Version
Data Sheet AD5722R/AD5732R/AD5752R
Rev. F | Page 3 of 32
SPECIFICATIONS
AVDD = 4.5 V1 to 16.5 V; AVSS = −4.5 V1 to −16.5 V, or AVSS = 0 V; GND = 0 V; REFIN= 2.5 V external; DVCC = 2.7 V to 5.5 V; RLOAD = 2 kΩ;
CLOAD = 200 pF; all specifications TMIN to TMAX unless otherwise noted.
Table 2.
Parameter Min Typ Max Unit Test Conditions/Comments
ACCURACY
Outputs unloaded
Resolution
AD5752R 16 Bits
AD5732R 14 Bits
AD5722R 12 Bits
Total Unadjusted Error (TUE)
−0.1
+0.1
% FSR
±10 V range
Integral Nonlinearity (INL)2
AD5752R −16 +16 LSB
AD5732R −4 +4 LSB
AD5722R −1 +1 LSB
Differential Nonlinearity (DNL) −1 +1 LSB All models, guaranteed monotonic
Bipolar Zero Error −6 +6 mV ±10 V range, TA = 25 C, error at other temperatures
obtained using bipolar zero TC
Bipolar Zero TC3 ±4 ppm FSR/°C
Zero-Scale Error −6 +6 mV ±10 V range, TA = 25°C, error at other temperatures
obtained using zero-scale TC
Zero-Scale TC3 ±4 ppm FSR/°C
Offset Error −6 +6 mV 10 V range, TA = 25°C, error at other temperatures
obtained using offset error TC
Offset Error TC3 ±4 ppm FSR/°C
Gain Error −0.025 +0.025 % FSR ±10 V range, TA = 25°C, error at other temperatures
obtained using gain TC
Gain Error3 −0.065 0 % FSR +10 V and +5 V ranges, TA = 25°C, error at other
temperatures obtained using gain TC
Gain Error3 0 0.08 % FSR ±5 V range, TA = 25°C, error at other temperatures
obtained using gain TC
Gain TC3 ±4 ppm FSR/°C
DC Crosstalk3 120 µV
REFERENCE INPUT/OUTPUT
Reference Input3
Reference Input Voltage 2.5 V ±1% for specified performance
DC Input Impedance 1 5 MΩ
Input Current −2 ±0.5 +2 µA
Reference Range +2 +3 V
Reference Output
Output Voltage
+2.497
+2.501
V
T
A
= 25°C
Reference TC3 −5 ±1.8 +5 ppm/°C 0°C to +85°C
−10 ±2.2 +10 ppm/°C −40°C to +85°C
Output Noise (0.1 Hz to 10 Hz)3 5 µV p-p
Noise Spectral Density3 75 nV/√Hz 10 kHz
OUTPUT CHARACTERISTICS3
Output Voltage Range −10.8 +10.8 V AVDD/AVSS = ±11.7 V min, REFIN = 2.5 V
−12 +12 V AVDD/AVSS = ±12.9 V min, REFIN = 3 V
Headroom 0.5 0.9 V
Output Voltage TC ±4 ppm FSR/°C
Short-Circuit Current 20 mA
Load 2 kΩ For specified performance
Capacitive Load Stability 4000 pF
DC Output Impedance 0.5
AD5722R/AD5732R/AD5752R Data Sheet
Rev. F | Page 4 of 32
Parameter Min Typ Max Unit Test Conditions/Comments
DIGITAL INPUTS3 DVCC = 2.7 V to 5.5 V, JEDEC compliant
Input High Voltage, VIH 2 V
Input Low Voltage, VIL 0.8 V
Input Current ±1 µA Per pin
Pin Capacitance
5
pF
Per pin
DIGITAL OUTPUTS (SDO) 3
Output Low Voltage, VOL 0.4 V DVCC = 5 V ± 10%, sinking 200 µA
Output High Voltage, VOH DVCC − 1 V DVCC = 5 V ± 10%, sourcing 200 µA
Output Low Voltage, VOL 0.4 V DVCC = 2.7 V to 3.6 V, sinking 200 µA
Output High Voltage, VOH DVCC − 0.5 V DVCC = 2.7 V to 3.6 V, sourcing 200 µA
High Impedance Leakage Current ±1 µA
High Impedance Output
Capacitance
5 pF
POWER REQUIREMENTS
AVDD 4.5 16.5 V
AVSS −4.5 −16.5 V
DVCC 2.7 5.5 V
Power Supply Sensitivity3
∆VOUT/∆ΑVDD −65 dB
AIDD 3.25 mA/channel Outputs unloaded
2.4 mA/channel AVSS = 0 V, outputs unloaded
AI
SS
2.5
mA/channel
Outputs unloaded
DICC 0.5 3 µA VIH = DVCC, VIL = GND
Power Dissipation 190 mW ±16.5 V operation, outputs unloaded
79 mW +16.5 V operation, AVSS = 0 V, outputs unloaded
Power-Down Currents
AIDD 40 µA
AISS 40 µA
DICC 300 nA
1 For specified performance, the headroom requirement is 0.9 V.
2 INL is the relative accuracy. It is measured from Code 512, Code 128, and Code 32 for the AD5752R, AD5732R, and AD5722R, respectively.
3 Guaranteed by characterization; not production tested.
Data Sheet AD5722R/AD5732R/AD5752R
Rev. F | Page 5 of 32
AC PERFORMANCE CHARACTERISTICS
AVDD = 4.5 V1 to 16.5 V; AVSS = −4.5 V to −16.5 V, or AVSS = 0 V; GND = 0 V; REFIN = 2.5 V external; DVCC = 2.7 V to 5.5 V; RLOAD = 2 kΩ;
CLOAD = 200 pF; all specifications TMIN to TMAX unless otherwise noted.
Table 3.
B Version
Parameter2 Min Typ Max Unit Test Conditions/Comments
DYNAMIC PERFORMANCE
Output Voltage Settling Time 10 12 µs 20 V step to ±0.03% FSR
7.5 8.5 µs 10 V step to ±0.03% FSR
5 µs 512 LSB step settling (16-bit resolution)
Slew Rate 3.5 V/µs
Digital-to-Analog Glitch Energy 13 nV-sec
Glitch Impulse Peak Amplitude 35 mV
Digital Crosstalk 10 nV-sec
DAC-to-DAC Crosstalk
nV-sec
Digital Feedthrough 0.6 nV-sec
Output Noise
0.1 Hz to 10 Hz Bandwidth 15 µV p-p 0x8000 DAC code
100 kHz Bandwidth 80 µV rms
Output Noise Spectral Density 320 nV/√Hz Measured at 10 kHz, 0x8000 DAC code
1 For specified performance, the headroom requirement is 0.9 V.
2 Guaranteed by design and characterization; not production tested.
AD5722R/AD5732R/AD5752R Data Sheet
Rev. F | Page 6 of 32
TIMING CHARACTERISTICS
AVDD = 4.5 V to 16.5 V; AVSS = −4.5 V to −16.5 V, or AVSS = 0 V; GND = 0 V; REFIN = 2.5 V external; DVCC = 2.7 V to 5.5 V; RLOAD = 2 kΩ;
CLOAD = 200 pF; all specifications TMIN to TMAX, unless otherwise noted.
Table 4.
Parameter1, 2, 3 Limit at tMIN, tMAX Unit Description
t1 33 ns min SCLK cycle time
t2 13 ns min SCLK high time
t3 13 ns min SCLK low time
t4 13 ns min SYNC falling edge to SCLK falling edge setup time
t
5
13
ns min
SCLK falling edge to
SYNC
rising edge
t6 100 ns min Minimum SYNC high time (write mode)
t7 7 ns min Data setup time
t8 2 ns min Data hold time
t9 20 ns min LDAC falling edge to SYNC falling edge
t10 130 ns min SYNC rising edge to LDAC falling edge
t11 20 ns min LDAC pulse width low
t12 10 µs typ DAC output settling time
t13 20 ns min CLR pulse width low
t14 2.5 µs max CLR pulse activation time
t154 13 ns min SYNC rising edge to SCLK rising edge
t
164
40
ns max
SCLK rising edge to SDO valid (C
L SDO5
= 15 pF)
t17 200 ns min Minimum SYNC high time (readback/daisy-chain mode)
1 Guaranteed by characterization; not production tested.
2 All input signals are specified with tR = tF = 5 ns (10% to 90% of DVCC) and timed from a voltage level of 1.2 V.
3 See Figure 2, Figure 3, and Figure 4.
4 Daisy-chain and readback mode.
5 CL SDO = capacitive load on SDO output.
Data Sheet AD5722R/AD5732R/AD5752R
Rev. F | Page 7 of 32
TIMING DIAGRAMS
06466-002
DB23
SCLK
SYNC
SDIN
LDAC
CLR
V
OUT
x
V
OUT
x
V
OUT
x
4221
DB0
t12
t12
t10 t11
t14
t13
t9
t8
t7
t4
t6t3t2
t1
t5
Figure 2. Serial Interface Timing Diagram
06466-003
t4
t10
t16
t8
t7
t11
t3t2t5
t1
t15
LDAC
SDO
SDIN
SYNC
SCLK 8442
D0BD32BD0BD32B
DB23
INPUT WORD FOR DAC NUNDEFINED
INPU T WO RD FOR DAC N – 1INPUT WORD FOR DAC N
DB0
t17
Figure 3. Daisy-Chain Timing Diagram
AD5722R/AD5732R/AD5752R Data Sheet
Rev. F | Page 8 of 32
SDO
SDIN
SYNC
SCLK 24 24
DB23 DB0 DB23 DB0
SELECTED REGISTER DATA
CLO CKE D OUT
UNDEFINED
NOP CONDITI ONINPUT WORD SPECIFIES
REGISTER T O BE RE AD
11
DB23 DB0 DB23 DB0
t
17
06466-004
Figure 4. Readback Timing Diagram
Data Sheet AD5722R/AD5732R/AD5752R
Rev. F | Page 9 of 32
ABSOLUTE MAXIMUM RATINGS
TA = 25°C unless otherwise noted. Transient currents of up to
100 mA do not cause SCR latch-up.
Table 5.
Parameter Rating
AVDD to GND 0.3 V to +17 V
AVSS to GND +0.3 V to 17 V
DVCC to GND 0.3 V to +7 V
Digital Inputs to GND 0.3 V to DVCC + 0.3 V or to
7 V (whichever is less)
Digital Outputs to GND
0.3 V to DV
CC
+ 0.3 V or to
7 V (whichever is less)
REFIN/REFOUT to GND 0.3 V to +5 V
VOUTA or VOUTB to GND AVSS to AVDD
DAC_GND to GND −0.3 V to +0.3 V
SIG_GND to GND −0.3 V to +0.3 V
Operating Temperature Range, T
A
Industrial 40°C to +85°C
Storage Temperature Range 65°C to +150°C
Junction Temperature, TJ max 150°C
24-Lead TSSOP Package
θJA Thermal Impedance 42°C/W
θJC Thermal Impedance C/W
Power Dissipation (TJ max − TA)/θJA
Lead Temperature JEDEC industry standard
Soldering J-STD-020
ESD (Human Body Model) 3.5 kV
Stresses at or above those listed under Absolute Maximum
Ratings may cause permanent damage to the product. This is a
stress rating only; functional operation of the product at these
or any other conditions above those indicated in the operational
section of this specification is not implied. Operation beyond
the maximum operating conditions for extended periods may
affect product reliability.
ESD CAUTION
AD5722R/AD5732R/AD5752R Data Sheet
Rev. F | Page 10 of 32
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
24
23
22
21
20
19
18
17
16
15
14
13
1
2
3
4
5
6
7
8
9
10
11
12
AD5722R/
AD5732R/
AD5752R
CLR
LDAC
AVSS
NC
VOUTA
NC
SYNC
NC
BIN/2sCOMP
GND
SDO
REFIN/REFOUT
SIG_GND
SCLK
SDIN
NC
NOTES
1. NC = NO CO NNE CT
2. I T I S RE COMM E NDED THAT THE E X P O S E D P AD BE
THERMALLY CONNECT E D TO A COPPE R P LANE
FOR ENHANCED THERM AL PERFO RM ANCE .
AVDD
VOUTB
NC
SIG_GND
DAC_GND
DAC_GND
DVCC
NC
TOP VIEW
(No t t o Scal e)
06466-005
Figure 5. Pin Configuration
Table 6. Pin Function Descriptions
Pin No. Mnemonic Description
1 AVSS Negative Analog Supply. Voltage ranges from −4.5 V to −16.5 V. This pin can be connected to 0 V if output
ranges are unipolar.
2, 4, 6, 12,
13, 22
NC Do not connect to these pins.
3 VOUTA Analog Output Voltage of DAC A. The output amplifier is capable of directly driving a 2 kΩ, 4000 pF load.
5 BIN/2sCOMP Determines the DAC coding for a bipolar output range. This pin must be hardwired to either DVCC or GND.
When hardwired to DVCC, input coding is offset binary. When hardwired to GND, input coding is twos
complement. (For unipolar output ranges, coding is always straight binary.)
7 SYNC Active Low Input. This is the frame synchronization signal for the serial interface. While SYNC is low, data is
transferred on the falling edge of SCLK. Data is latched on the rising edge of SYNC.
8 SCLK Serial Clock Input. Data is clocked into the shift register on the falling edge of SCLK. This operates at clock
speeds up to 30 MHz.
9 SDIN Serial Data Input. Data must be valid on the falling edge of SCLK.
10 LDAC Load DAC, Logic Input. This is used to update the DAC registers and, consequently, the analog output. When
this pin is tied permanently low, the addressed DAC register is updated on the rising edge of SYNC. If LDAC is
held high during the write cycle, the DAC input register is updated, but the output update is held off until the
falling edge of LDAC. In this mode, all analog outputs can be updated simultaneously on the falling edge of
LDAC. The LDAC pin must not be left unconnected.
11 CLR Active Low Input. Asserting this pin sets the DAC registers to zero-scale code or midscale code (user selectable).
14 DVCC Digital Supply. Voltage ranges from 2.7 V to 5.5 V.
15 GND Ground Reference.
16 SDO Serial Data Output. Used to clock data from the serial register in daisy-chain or readback mode. Data is
clocked out on the rising edge of SCLK and is valid on the falling edge of SCLK.
17 REFIN/REFOUT External Reference Voltage Input and Internal Reference Voltage Output. Reference input range is 2 V to 3 V.
REFIN = 2.5 V for specified performance. REFOUT = 2.5 V ± 2 mV.
18, 19 DAC_GND Ground Reference for the Four Digital-to-Analog Converters.
20, 21 SIG_GND Ground Reference for the Four Output Amplifiers.
23 VOUTB Analog Output Voltage of DAC B. The output amplifier is capable of directly driving a 2 kΩ, 4000 pF load.
24
AV
DD
Positive Analog Supply. Voltage ranges from 4.5 V to 16.5 V.
Exposed
Paddle
This exposed paddle must be connected to the potential of the AVSS pin, or alternatively, it can be left electrically
unconnected. It is recommended that the paddle be thermally connected to a copper plane for enhanced thermal
performance.
Data Sheet AD5722R/AD5732R/AD5752R
Rev. F | Page 11 of 32
TYPICAL PERFORMANCE CHARACTERISTICS
CODE
INL E RROR (LSB)
010,000 20,000 30,000 40,000 50,000 60,000
–8
–6
–4
–2
0
2
4
6AVDD/AVSS = + 12V /0V, RANGE = + 10V
AVDD/AVSS = ± 12V , RANGE = ± 10V
AVDD/AVSS = ± 6.5V, RANGE = ±5V
AVDD/AVSS = + 6.5V/0V, RANGE = + 5V
06466-013
Figure 6. AD5752R Integral Nonlinearity Error vs. Code
–2.0
–1.5
–1.0
–0.5
0
0.5
1.0
1.5
CODE
INL E RROR (LSB)
AV
DD
/AV
SS
= +12V/0V, RANGE = + 10V
AV
DD
/AV
SS
= ±12V, RANGE = ± 10V
AV
DD
/AV
SS
= ±6. 5V , RANGE = ± 5V
AV
DD
/AV
SS
= +6. 5V /0V, RANGE = + 5V
02000 4000 6000 8000 10,000 12,000 14,000 16,000
06466-014
Figure 7. AD5732R Integral Nonlinearity Error vs. Code
–0.5
–0.4
–0.3
–0.2
–0.1
0
0.1
0.2
0.3
0500 1000 1500 2000 2500 3000 3500 4000
06466-015
CODE
INL E RROR (LSB)
AV
DD
/AV
SS
= +12V/0V, RANGE = + 10V
AV
DD
/AV
SS
= ±12V, RANGE = ± 10V
AV
DD
/AV
SS
= ±6. 5V , RANGE = ± 5V
AV
DD
/AV
SS
= +6. 5V /0V, RANGE = + 5V
Figure 8. AD5722R Integral Nonlinearity Error vs. Code
CODE
DNL ERROR (LSB)
AV
DD
/AV
SS
= +12V/0V, RANGE = + 10V
AV
DD
/AV
SS
= ±12V, RANGE = ± 10V
AV
DD
/AV
SS
= ±6. 5V , RANGE = ± 5V
AV
DD
/AV
SS
= +6. 5V /0V, RANGE = + 5V
010,000 20,000 30,000 40,000 50,000 60,000
–0.8
–0.6
–0.4
–0.2
0
0.2
0.4
0.6
06466-016
Figure 9. AD5752R Differential Nonlinearity Error vs. Code
–0.20
–0.15
–0.10
–0.05
0
0.05
0.10
0.15
CODE
DNL ERROR (LSB)
AV
DD
/AV
SS
= +12V/0V, RANGE = + 10V
AV
DD
/AV
SS
= ±12V, RANGE = ± 10V
AV
DD
/AV
SS
= ±6. 5V , RANGE = ± 5V
AV
DD
/AV
SS
= +6. 5V /0V, RANGE = + 5V
02000 4000 6000 8000 10,000 12,000 14,000 16,000
06466-017
Figure 10. AD5732R Differential Nonlinearity Error vs. Code
–0.05
–0.04
–0.03
–0.02
–0.01
0
0.01
0.02
0.03
0.04
0500 1000 1500 2000 2500 3000 3500 4000
AVDD/AVSS = + 12V /0V, RANGE = + 10V
AVDD/AVSS = ± 12V , RANGE = ± 10V
AVDD/AVSS = ± 6.5V, RANGE = ±5V
AVDD/AVSS = + 6.5V/0V, RANGE = +5V
06466-018
CODE
DNL ERROR (LSB)
Figure 11. AD5722R Differential Nonlinearity Error vs. Code
AD5722R/AD5732R/AD5752R Data Sheet
Rev. F | Page 12 of 32
TEMPERATURE (°C)
INL E RROR (LSB)
–8
–6
–4
–2
0
2
4
6
8
–40 –20 020 40 60 80
MAX I NL ±10V
MAX I NL ±5V
MI N I NL ±10V
MI N I NL ±5V
MAX I NL +10V
MI N I NL +10V
MAX I NL +5V
MI N I NL +5V
06466-044
Figure 12. AD5752R Integral Nonlinearity Error vs. Temperature
–0.6
–0.5
–0.4
–0.3
–0.2
–0.1
0
0.1
TEMPERATURE (°C)
DNL ERROR (LSB)
–40 –20 020 40 60 80
MAX DNL ±10V
MAX DNL ±5V
MI N DNL ±10V
MI N DNL ±5V
MAX DNL +10V
MI N DNL +10V
MAX DNL +5V
MI N DNL +5V
06466-045
Figure 13. AD5752R Differential Nonlinearity Error vs. Temperature
–10
–8
–6
–4
–2
0
2
4
6
8
10
SUPPLY VOLT AGE (V)
INL E RROR (LSB)
11.5 12.512.0 13.5 14.013.0 14.5 15.0 15.5 16.0 16.5
BIPOL AR 10V M IN
UNIPOL AR 10V M IN
BIPOL AR 10V M AX
UNIPOL AR 10V M AX
06466-034
Figure 14. AD5752R Integral Nonlinearity Error vs. Supply Voltage
SUPPLY VOLT AGE (V)
DNL ERROR (LSB)
11.5 12.5
12.0 13.5 14.013.0 14.5 15.0 15.5 16.0 16.5
0
0.6
0.4
0.2
1.0
0.8
–0.6
–0.4
–0.2
–1.0
–0.8
BIPOL AR 10V M IN
UNIPOL AR 10V M IN
BIPOL AR 10V M AX
UNIPOL AR 10V M AX
06466-032
Figure 15. AD5752R Differential Nonlinearity Error vs. Supply Voltage
SUPPLY VOLT AGE (V)
5.5 8.56.5 7.5 10.5 11.59.5 12.5 13.5 14.5 15.5 16.5
–10
–8
–6
–4
–2
0
2
4
6
8
10
INL E RROR (LSB)
BIPOL AR 5V M IN
UNIPOL AR 5V M IN
BIPOL AR 5V M AX
UNIPOL AR 5V M AX
06466-035
Figure 16. AD5752R Integral Nonlinearity Error vs. Supply Voltage
SUPPLY VOLT AGE (V)
DNL ERROR (LSB)
5.5 8.56.5 7.5 10.5 11.59.5 12.5 13.5 14.5 15.5 16.5
0
0.6
0.4
0.2
1.0
0.8
–0.6
–0.4
–0.2
–1.0
–0.8
BIPOL AR 5V M IN
UNIPOL AR 5V M IN
BIPOL AR 5V M AX
UNIPOL AR 5V M AX
06466-033
Figure 17. AD5752R Differential Nonlinearity Error vs. Supply Voltage
Data Sheet AD5722R/AD5732R/AD5752R
Rev. F | Page 13 of 32
SUPPLY VOLT AGE (V)
11.5 12.512.0 13.5 14.013.0 14.5 15.0 15.5 16.0 16.5
BIPOL AR 10V M IN
UNIPOL AR 10V M IN
BIPOL AR 10V M AX
UNIPOL AR 10V M AX
TUE (%)
–0.04
–0.03
–0.02
–0.01
0
0.01
0.02
06466-036
Figure 18. AD5752R Total Unadjusted Error vs. Supply Voltage
SUPPLY VOLT AGE (V)
5.5 8.5
6.5 7.5 10.5 11.59.5 12.5 13.5 14.5 15.5 16.5
–0.05
–0.04
–0.03
–0.02
–0.01
0
0.01
0.02
0.03
0.04
TUE (%)
BIPOL AR 5V M IN
UNIPOL AR 5V M IN
BIPOL AR 5V M AX
UNIPOL AR 5V M AX
06466-037
Figure 19. AD5752R Total Unadjusted Error vs. Supply Voltage
–3
–2
–1
0
1
2
3
4
TEMPERATURE (°C)
ZE RO -SCAL E E RROR (mV )
06466-046
–40 –20 020 40 60 80
±10V
±5V
+10V
Figure 20. Zero-Scale Error vs. Temperature
–1.0
–0.8
–0.6
–0.4
–0.2
0
0.2
0.4
0.6
0.8
TEMPERATURE (°C)
BIPOL AR ZERO-SCALE E RROR (mV)
06466-047
–40 –20 020 40 60 80
±5V RANG E
±10V RANG E
Figure 21. Bipolar Zero-Scale Error vs. Temperature
–0.06
–0.04
–0.02
0
0.02
0.04
0.06
±10V
±5V
+10V
TEMPERATURE (°C)
GAI N E RROR (% FSR)
06466-048
–40 –20 020 40 60 80
Figure 22. Gain Error vs. Temperature
06466-043
V
LOGIC
(V)
DI
CC
(µA)
–100
0
100
200
300
400
500
600
700
800
900
1000
0 1 2 3 4 5 6
DV
CC
= 5V
DV
CC
= 3V
Figure 23. Digital Current vs. Logic Input Voltage
AD5722R/AD5732R/AD5752R Data Sheet
Rev. F | Page 14 of 32
06466-040
OUT P UT CURRENT (mA)
OUTPUT VOLTAGE DELTA (V)
–0.020
–0.015
–0.010
–0.005
0
0.005
0.010
–25 –20 –15 –10 –5 0510 15 20 25
±5V RANG E , CODE = 0xFF FF
±10V RANG E , CODE = 0xFF FF
+10V RANG E , CO DE = 0xFFFF
+5V RANG E , CO DE = 0xFFFF
±5V RANG E , CODE = 0x0000
±10V RANG E , CODE = 0x0000
Figure 24. Output Source and Sink Capability
–15
–10
–5
0
5
10
15
–3 –1 135 7 9 11
06466-022
TIME (µs)
OUTPUT VOLTAGE (V)
Figure 25. Full-Scale Settling Time, ±10 V Range
–7
–5
–3
–1
1
3
5
7
–3 –1 1 3 5 7 9 11
06466-023
TIME (µs)
OUTPUT VOLTAGE (V)
Figure 26. Full-Scale Settling Time, ±5 V Range
0
2
4
6
8
10
12
–3 –1 1 3 5 7 9 11
06466-024
TIME (µs)
OUTPUT VOLTAGE (V)
Figure 27. Full-Scale Settling Time, +10 V Range
0
1
2
3
4
5
6
–3 –1 1 3 5 7 911
06466-025
TIME (µs)
OUTPUT VOLTAGE (V)
Figure 28. Full-Scale Settling Time, +5 V Range
06466-039
TIME (µs)
OUTPUT VOLTAGE (V)
–0.015
–0.010
–0.005
0
0.005
0.010
0.015
0.020
–1 01 2 3 4 5
±
±
±
±
±10V RANG E , 0x7FFF TO 0x8000
±10V RANG E , 0x8000 TO 0x7F FF
±5V RANG E , 0x7FFF TO 0x8000
±5V RANG E , 0x8000 TO 0x7F FF
+10V RANG E , 0x7F FF TO 0x8000
+10V RANG E , 0x8000 T O 0x7FFF
+5V RANG E , 0x7F FF TO 0x8000
+5V RANG E , 0x8000 T O 0x7FFF
Figure 29. Digital-to-Analog Glitch Energy
Data Sheet AD5722R/AD5732R/AD5752R
Rev. F | Page 15 of 32
CH1 5µV M 5s LINE 73.8V
1
RANGE = + 10V
RANGE = ±10V
RANGE = ±5V
RANGE = +5V
0
6466-026
Figure 30. Peak-to-Peak Noise, 0.1 Hz to 10 Hz Bandwidth
CH1V M 5s LINE 73.8V
1
RANGE = +10V
RANGE = ±10V
RANGE = ±5V
RANGE = +5V
06466-027
Figure 31. Peak-to-Peak Noise, 100 kHz Bandwidth
06466-041
TIME (µs)
OUTPUT VOLTAGE (V)
–0.06
–0.04
–0.02
0
0.02
0.04
0.06
0.08
0.10
5030101030507090
AV
DD
/AV
SS
= ±16.5V
AV
DD
= +16.5V, AVSS = 0V
Figure 32. Output Glitch on Power-Up
06466-028
CH1 5V CH2 50 0mV M 200µ s CH1 2. 9V
2
1
Figure 33. REFOUT Turn-On Transient
06466-029
CH1 100mV M 5s LINE 1.2V
1
Figure 34. REFOUT Output Noise (100 kHz Bandwidth)
06466-030
CH1 10mV M 5s LINE 1.2V
1
Figure 35. REFOUT Output Noise (0.1 Hz to 10 Hz Bandwidth)
AD5722R/AD5732R/AD5752R Data Sheet
Rev. F | Page 16 of 32
–0.18 –0.13 –0.08 –0.03 0.02 0.07 0.12 0.17
06466-031
LO AD CURRE NT (mA)
REF
OUT
VOLTAGE (V)
2.0
2.1
2.2
2.3
2.4
2.5
2.6
2.7
2.8
2.9
3.0
Figure 36. REFOUT Voltage vs. Load Current
06466-019
CODE
TUE (LSB)
–35
–30
–25
–20
–15
–10
–5
0
5
10
15
01000 2000 3000 4000 5000 6000
AV
DD
/AV
SS
= +12V/0V, RANGE = + 10V
AV
DD
/AV
SS
= ±12V, RANGE = ± 10V
AV
DD
/AV
SS
= ±6. 5V , RANGE = ± 5V
AV
DD
/AV
SS
= +6. 5V /0V, RANGE = + 5V
Figure 37. AD5752R Total Unadjusted Error vs. Code
–10
–8
–6
–4
–2
0
2
4
02000 4000 6000 8000 10,000 12,000 14,000 16,000
CODE
TUE (LSB)
AV
DD
/AV
SS
= +12V/0V, RANGE = + 10V
AV
DD
/AV
SS
= ±12V, RANGE = ± 10V
AV
DD
/AV
SS
= ±6. 5V , RANGE = ± 5V
AV
DD
/AV
SS
= +6. 5V /0V, RANGE = + 5V
06466-020
Figure 38. AD5732R Total Unadjusted Error vs. Code
–2.5
–2.0
–1.5
–1.0
–0.5
0
0.5
1.0
0500 1000 1500 2000 2500 3000 3500 4000
06466-021
CODE
TUE (LSB)
AV
DD
/AV
SS
= +12V/0V, RANGE = + 10V
AV
DD
/AV
SS
= ±12V, RANGE = ± 10V
AV
DD
/AV
SS
= ±6. 5V , RANGE = ± 5V
AV
DD
/AV
SS
= +6. 5V /0V, RANGE = + 5V
Figure 39. AD5722R Total Unadjusted Error vs. Code
40
35
30
25
20
15
10
5
01.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 6.0 6.5 7.0
TEMPERATURE COEFFICIENT (ppm/°C)
POPULATION (%)
06466-049
Figure 40. Reference Output TC (−40°C to +85°C)
40
35
30
25
20
15
10
5
01.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0
TEMPERATURE COEFFICIENT (ppm/°C)
POPULATION (%)
06466-052
Figure 41. Reference Output TC (0°C to 85°C)
Data Sheet AD5722R/AD5732R/AD5752R
Rev. F | Page 17 of 32
2.50120
2.50100
2.50080
2.50060
2.50040
2.50020
2.50000
2.49980 020–20
–40 40 60 80
TEMPERATURE (°C)
REFERENCE OUTPUT VOLTAGE (V)
06466-051
20 DEVI CE S S HOW N
Figure 42. Reference Output Voltage vs. Temperature (−40°C to+ 85°C)
2.50120
2.50100
2.50080
2.50060
2.50040
2.50020
2.50000
2.49980 010 20 30 40 50 60 70 80
TEMPERATURE (°C)
REFERENCE OUTPUT VOLTAGE (V)
06466-050
20 DEVI CE S S HOW N
Figure 43. Reference Output Voltage vs. Temperature (0°C to 85°C)
AD5722R/AD5732R/AD5752R Data Sheet
Rev. F | Page 18 of 32
TERMINOLOGY
Relative Accuracy or Integral Nonlinearity (INL)
For the DAC, relative accuracy, or integral nonlinearity, is a
measure of the maximum deviation in LSBs from a straight line
passing through the endpoints of the DAC transfer function. A
typical INL vs. code plot can be seen in Figure 6.
Differential Nonlinearity (DNL)
Differential nonlinearity is the difference between the measured
change and the ideal 1 LSB change between any two adjacent
codes. A specified differential nonlinearity of ±1 LSB maximum
ensures monotonicity. Therefore, the AD5722R/AD5732R/
AD5752R DACs are guaranteed monotonic by design. A typical
DNL vs. code plot can be seen in Figure 9.
Monotonicity
A DAC is monotonic if the output either increases or remains
constant for increasing digital input code. The AD5722R/
AD5732R/AD5752R are monotonic over the full operating
temperature range.
Bipolar Zero Error
Bipolar zero error is the deviation of the analog output from the
ideal half-scale output of 0 V when the DAC register is loaded
with 0x8000 (straight binary coding) or 0x0000 (twos complement
coding). A plot of bipolar zero error vs. temperature can be seen
in Figure 21.
Bipolar Zero Temperature Change (TC)
Bipolar zero TC is a measure of the change in the bipolar zero
error with a change in temperature. It is expressed in ppm FSR/°C.
Zero-Scale Error or Negative Full-Scale Error
Zero-scale error is the error in the DAC output voltage when
0x0000 (straight binary coding) or 0x8000 (twos complement
coding) is loaded to the DAC register. Ideally, the output voltage
must be negative full-scale − 1 LSB. A plot of zero-scale error vs.
temperature can be seen in Figure 20.
Zero-Scale TC
Zero-scale TC is a measure of the change in zero-scale error with a
change in temperature. Zero-scale TC is expressed in ppm FSR/°C.
Output Voltage Settling Time
Output voltage settling time is the amount of time required for
the output to settle to a specified level for a full-scale input change.
A plot of full-scale settling time can be seen in Figure 25.
Slew Rate
The slew rate of a device is a limitation in the rate of change of
the output voltage. The output slewing speed of a voltage output
DAC is usually limited by the slew rate of the amplifier used at
its output. Slew rate is measured from 10% to 90% of the output
signal and is given in V/µs.
Gain Error
Gain error is a measure of the span error of the DAC. It is the
deviation of the DAC transfer characteristic from the ideal slope
and is expressed in % FSR. A plot of gain error vs. temperature
can be seen in Figure 22.
Gain TC
Gain TC is a measure of the change in gain error with changes
in temperature. Gain TC is expressed in ppm FSR/°C.
Total Unadjusted Error (TUE)
Total unadjusted error is a measure of the output error taking
all the various errors into account, namely, INL error, offset
error, gain error, and output drift over supplies, temperature,
and time. TUE is expressed in % FSR.
Power-On Glitch Energy
Power-on glitch energy is the impulse injected into the analog
output when the AD5722R/AD5732R/AD5752R power on. It is
normally specified as the area of the glitch in nV-sec (see Figure 32).
Digital-to-Analog Glitch Impulse
Digital-to-analog glitch impulse is the impulse injected into the
analog output when the input code in the DAC register changes
state but the output voltage remains constant. It is normally
specified as the area of the glitch in nV-sec and is measured
when the digital input code is changed by 1 LSB at the major
carry transition (0x7FFF to 0x8000). See Figure 29.
Glitch Impulse Peak Amplitude
Glitch impulse peak amplitude is the peak amplitude of the
impulse injected into the analog output when the input code in
the DAC register changes state. It is specified as the amplitude
of the glitch in mV and is measured when the digital input code
is changed by 1 LSB at the major carry transition (0x7FFF to
0x8000). See Figure 29.
Digital Feedthrough
Digital feedthrough is a measure of the impulse injected into
the analog output of the DAC from the digital inputs of the
DAC and is measured when the DAC output is not updated. It
is specified in nV-sec and measured with a full-scale code
change on the data bus.
Power Supply Sensitivity
Power supply sensitivity indicates how the output of the DAC is
affected by changes in the power supply voltage.
DC Crosstalk
DC crosstalk is the dc change in the output level of one DAC in
response to a change in the output of another DAC. It is measured
with a full-scale output change on one DAC while monitoring
another DAC. It is expressed in LSBs.
Digital Crosstalk
Digital crosstalk is a measure of the impulse injected into the
analog output of one DAC from the digital inputs of another
DAC and is measured when the DAC output is not updated. It
is specified in nV-sec and measured with a full-scale code
change on the data bus.
Data Sheet AD5722R/AD5732R/AD5752R
Rev. F | Page 19 of 32
DAC-to-DAC Crosstalk
DAC-to-DAC crosstalk is the glitch impulse transferred to the
output of one DAC due to a digital code change and a subsequent
output change of another DAC. This includes both digital and
analog crosstalk. It is measured by loading one of the DACs
with a full-scale code change (all 1s to all 0s, and vice versa)
with LDAC low and monitoring the output of another DAC.
The energy of the glitch is expressed in nV-sec.
Voltage Reference TC
Voltage reference TC is a measure of the change in the refer
ence output voltage with a change in temperature. This value
is expressed in ppmC.
AD5722R/AD5732R/AD5752R Data Sheet
Rev. F | Page 20 of 32
THEORY OF OPERATION
The AD5722R/AD5732R/AD5752R are dual, 12-/14-/16-bit,
serial input, unipolar/bipolar, voltage output DACs. They
operate from unipolar supply voltages of +4.5 V to +16.5 V or
bipolar supply voltages of ±4.5 V to ±16.5 V. In addition, the
devices have software-selectable output ranges of +5 V, + 1 0 V,
+10.8 V, ± 5 V, ± 1 0 V, and ±10.8 V. Data is written to the
AD5722R/AD5732R/AD5752R in a 24-bit word format via a
3-wire serial interface. The devices also offer an SDO pin to
facilitate daisy chaining or readback.
The AD5722R/AD5732R/AD5752R incorporate a power-on
reset circuit to ensure that the DAC registers power up loaded
with 0x0000. When powered on, the outputs are clamped to 0 V
via a low impedance path. The devices also feature on-chip
reference and reference buffers.
ARCHITECTURE
The DAC architecture consists of a string DAC followed by an
output amplifier. Figure 44 shows a block diagram of the DAC
architecture. The reference input is buffered before being
applied to the DAC.
GND
RESISTOR
STRING
REF (+)
REF (–) CONFIGURABLE
OUTPUT
AMPLIFIER
OUTPUT
RANGE CONT ROL
06466-006
REFIN
DAC REGISTER V
OUT
x
Figure 44. DAC Architecture Block Diagram
The resistor string structure is shown in Figure 45. It is a string
of resistors, each of value R. The code loaded to the DAC register
determines the node on the string where the voltage is to be
tapped off and fed into the output amplifier. The voltage is
tapped off by closing one of the switches connecting the string
to the amplifier. Because it is a string of resistors, it is guaranteed
monotonic.
R
R
R
R
RTO OUTPUT
AMPLIFIER
REFIN
06466-007
Figure 45. Resistor String Structure
Output Amplifiers
The output amplifiers are capable of generating both unipolar
and bipolar output voltages. They are capable of driving a load
of 2 kΩ in parallel with 4000 pF to GND. The source and sink
capabilities of the output amplifiers can be seen in Figure 24.
The slew rate is 4.5 V/µs with a full-scale settling time of 10 µs.
POWER-UP SEQUENCE
Because the DAC output voltage is controlled by the voltage
monitor and control block (see Figure 48), it is important to
power the DVCC pin before applying any voltage to the AVDD
and AVSS pins; otherwise, the G1 and G2 transmission gates are
at an undefined state. The ideal power-up sequence is in the
following order: GND, SIG_GND, DAC_GND, DVCC, AVDD,
AVSS, and then the digital inputs. The relative order of
powering AVDD and AVSS is not important, provided that they
are powered up after DVCC.
Reference Buffers
The AD5722R/AD5732R/AD5752R can operate with either an
external or internal reference. The reference input has an input
range of 2 V to 3 V, with 2.5 V for specified performance. This
input voltage is then buffered before it is applied to the DAC cores.
SERIAL INTERFACE
The AD5722R/AD5732R/AD5752R are controlled over a
versatile 3-wire serial interface that operates at clock rates up to
30 MHz. It is compatible with SPI, QSPI™, MICROWIRE™, and
DSP standards.
Input Shift Register
The input shift register is 24 bits wide. Data is loaded into the
device MSB first as a 24-bit word under the control of a serial
clock input, SCLK. The input register consists of a read/write
bit, three register select bits, three DAC address bits, and 16 data
bits. The timing diagram for this operation is shown in Figure 2.
Data Sheet AD5722R/AD5732R/AD5752R
Rev. F | Page 21 of 32
Standalone Operation
The serial interface works with both a continuous and noncon-
tinuous serial clock. A continuous SCLK source can be used
only if SYNC is held low for the correct number of clock cycles.
In gated clock mode, a burst clock containing the exact number
of clock cycles must be used, and SYNC must be taken high
after the final clock to latch the data. The first falling edge of
SYNC starts the write cycle. Exactly 24 falling clock edges must
be applied to SCLK before SYNC is brought high again. If
SYNC is brought high before the 24th falling SCLK edge, the
data written is invalid. If more than 24 falling SCLK edges are
applied before SYNC is brought high, the input data is also
invalid. The input register addressed is updated on the rising
edge of SYNC. For another serial transfer to take place, SYNC
must be brought low again. After the end of the serial data
transfer, data is automatically transferred from the input shift
register to the addressed register.
When the data has been transferred into the chosen register of
the addressed DAC, all DAC registers and outputs can be
updated by taking LDAC low while SYNC is high.
*
ADDIT I O NAL P I NS O MITTED F OR CLARI T Y .
68HC11*
MISO
SDIN
SCLK
MOSI
SCK
PC7
PC6 SDO
SCLK
SDO
SCLK
SDO
SDIN
SDIN
SYNC
SYNC
SYNC
LDAC
LDAC
LDAC
AD5722R/
AD5732R/
AD5752R*
AD5722R/
AD5732R/
AD5752R*
AD5722R/
AD5732R/
AD5752R*
06466-008
Figure 46. Daisy Chaining the AD5722R/AD5732R/AD5752R
Daisy-Chain Operation
For systems that contain several devices, the SDO pin can be
used to daisy-chain several devices together. Daisy-chain mode
can be useful in system diagnostics and in reducing the number
of serial interface lines. The first falling edge of SYNC starts the
write cycle. SCLK is continuously applied to the input shift
register when SYNC is low. If more than 24 clock pulses are
applied, the data ripples out of the shift register and appears on
the SDO line. This data is clocked out on the rising edge of
SCLK and is valid on the falling edge. By connecting the SDO
of the first device to the SDIN input of the next device in the
chain, a multidevice interface is constructed. Each device in the
system requires 24 clock pulses. Therefore, the total number of
clock cycles must equal 24 × N, where N is the total number of
AD5722R/AD5732R/AD5752R devices in the chain. When the
serial transfer to all devices is complete, SYNC is taken high.
This latches the input data in each device in the daisy chain and
prevents any further data from being clocked into the input shift
register. The serial clock can be a continuous or gated clock.
A continuous SCLK source can only be used if SYNC is held
low for the correct number of clock cycles. In gated clock mode,
a burst clock containing the exact number of clock cycles must
be used, and SYNC must be taken high after the final clock to
latch the data.
Readback Operation
Readback mode is invoked by setting the R/W bit = 1 in the write
operation to the serial input shift register. (If the SDO output is
disabled via the SDO disable bit in the control register, it is auto-
matically enabled for the duration of the read operation, after
which it is disabled again). With R/W = 1, Bit A2 to Bit A0 in
association with Bit REG2 to Bit REG0 select the register to be
read. The remaining data bits in the write sequence are don’t
care bits. During the next SPI write, the data appearing on the
SDO output contains the data from the previously addressed
register. For a read of a single register, the NOP command can
be used in clocking out the data from the selected register on
SDO. The readback diagram in Figure 4 shows the readback
sequence. For example, to read back the DAC register of
Channel A, the following sequence must be implemented:
1. Write 0x800000 to the AD5722R/AD5732R/AD5752R
input register. This configures the device for read mode
with the DAC register of Channel A selected. Note that all
the data bits, DB15 to DB0, are don’t care bits.
2. Follow this with a second write, a NOP condition, 0x180000.
During this write, the data from the register is clocked out
on the SDO line.
AD5722R/AD5732R/AD5752R Data Sheet
Rev. F | Page 22 of 32
LOAD DAC (LDAC)
After data has been transferred into the input register of the
DACs, there are two ways to update the DAC registers and DAC
outputs. Depending on the status of both SYNC and LDAC, one
of two update modes is selected: individual DAC updating or
simultaneous updating of all DACs.
SYNC
SCLK
V
OUT
x
DAC
REGISTER
INTERFACE
LOGIC
OUTPUT
AMPLIFIER
LDAC
SDO
SDIN
REFIN
INPUT
REGISTER
12-/14-/16-BIT
DAC
06466-009
Figure 47. Simplified Diagram of Input Loading Circuitry for One DAC
Individual DAC Updating
In this mode, LDAC is held low while data is being clocked into
the input shift register. The addressed DAC output is updated
on the rising edge of SYNC.
Simultaneous Updating of All DACs
In this mode, LDAC is held high while data is being clocked
into the input shift register. All DAC outputs are asynchronously
updated by taking LDAC low after SYNC has been taken high.
The update now occurs on the falling edge of LDAC.
ASYNCHRONOUS CLEAR (CLR)
CLR is an active low clear that allows the outputs to be cleared
to either zero-scale code or midscale code. The clear code value
is user selectable via the CLR select bit of the control register
(see the Control Register section). It is necessary to maintain
CLR low for a minimum amount of time to complete the operation
(see Figure 2). When the CLR signal is returned high, the output
remains at the cleared value until a new value is programmed. The
outputs cannot be updated with a new value while the CLR pin
is low. A clear operation can also be performed via the clear
command in the control register.
CONFIGURING THE AD5722R/AD5732R/AD5752R
When the power supplies are applied to the AD5722R/AD5732R/
AD5752R, the power-on reset circuit ensures that all registers
default to 0. This places all channels and the internal reference
in power-down mode. The DVCC must be brought high before
any of the interface lines are powered. If this is not done the first
write to the device may be ignored. The first communication to
the AD5722R/AD5732R/AD5752R should be to set the required
output range on all channels (the default range is the 5 V unipolar
range) by writing to the output range select register. The user
should then write to the power control register to power on the
required channels and the internal reference, if required.
If an external reference source is being used, the internal
reference must remain in power-down mode. To program an
output value on a channel, that channel must first be powered
up; any writes to a channel while it is in power-down mode are
ignored. The AD5722R/AD5732R/AD5752R operate with a
wide power supply range. It is important that the power supply
applied to the devices provides adequate headroom to support
the chosen output ranges.
TRANSFER FUNCTION
Table 8 to Table 16 show the relationships of the ideal input code
to output voltage for the AD5752R, AD5732R, and AD5722R,
respectively, for all output voltage ranges. For unipolar output
ranges, the data coding is straight binary. For bipolar output
ranges, the data coding is user selectable via the BIN/2sCOMP
pin and can be either offset binary or twos complement.
For a unipolar output range, the output voltage expression is
given by
×=
N
REFIN
OUT
D
GainVV 2
For a bipolar output range, the output voltage expression is given by
22
REFIN
N
REFIN
OUT
VGain
D
GainVV ×
×=
where:
D is the decimal equivalent of the code loaded to the DAC.
N is the bit resolution of the DAC.
VREFIN is the reference voltage applied at the REFIN pin.
Gain is an internal gain whose value depends on the output
range selected by the user, as shown in Table 7.
Table 7.
Output Range (V) Gain Value
+5 2
+10 4
+10.8 4.32
±5 4
±10 8
±10.8 8.64
Data Sheet AD5722R/AD5732R/AD5752R
Rev. F | Page 23 of 32
Ideal Output Voltage to Input Code Relationship—AD5752R
Table 8. Bipolar Output, Offset Binary Coding
Digital Input Analog Output
MSB LSB ±5 V Output Range ±10 V Output Range ±10.8 V Output Range
1111 1111 1111 1111 +2 × REFIN × (32,767/32,768) +4 × REFIN × (32,767/32,768) +4.32 × REFIN × (32,767/32,768)
1111 1111 1111 1110 +2 × REFIN × (32,766/32,768) +4 × REFIN × (32,766/32,768) +4.32 × REFIN × (32,766/32,768)
1000 0000 0000 0001 +2 × REFIN × (1/32,768) +4 × REFIN × (1/32,768) +4.32 × REFIN × (1/32,768)
1000 0000 0000 0000 0 V 0 V 0 V
0111 1111 1111 1111 −2 × REFIN × (1/32,768) 4 × REFIN × (1/32,768) −4.32 × REFIN × (32,766/32,768)
0000
0000
0000
0001
−2 × REFIN × (32,767/32,768)
−4 × REFIN × (32,767/32,768)
−4.32 × REFIN × (32,767/32,768)
0000
0000
0000
0000
−2 × REFIN × (32,768/32,768)
−4 × REFIN × (32,768/32,768)
−4.32 × REFIN × (32,768/32,768)
Table 9. Bipolar Output, Twos Complement Coding
Digital Input Analog Output
MSB LSB ±5 V Output Range ±10 V Output Range ±10.8 V Output Range
0111 1111 1111 1111 +2 × REFIN × (32,767/32,768) +4 × REFIN × (32,767/32,768) +4.32 × REFIN × (32,767/32,768)
0111 1111 1111 1110 +2 × REFIN × (32,766/32,768) +4 × REFIN × (32,766/32,768) +4.32 × REFIN × (32,766/32,768)
0000 0000 0000 0001 +2 × REFIN × (1/32,768) +4 × REFIN × (1/32,768) +4.32 × REFIN × (1/32,768)
0000 0000 0000 0000 0 V 0 V 0 V
1111 1111 1111 1111 −2 × REFIN × (1/32,768) 4 × REFIN × (1/32,768) −4.32 × REFIN × (1/32,768)
1000 0000 0000 0001 −2 × REFIN × (32,767/32,768) −4 × REFIN × (32,767/32,768) −4.32 × REFIN × (32,767/32,768)
1000 0000 0000 0000 −2 × REFIN × (32,768/32,768) −4 × REFIN × (32,768/32,768) 4.32 × REFIN × (32,768/32,768)
Table 10. Unipolar Output, Straight Binary Coding
Digital Input
Analog Output
MSB LSB +5 V Output Range +10 V Output Range +10.8 V Output Range
1111 1111 1111 1111 +2 × REFIN × (65,535/65,536) +4 × REFIN × (65,535/65,536) +4.32 × REFIN × (65,535/65,536)
1111 1111 1111 1110 +2 × REFIN × (65,534/65,536) +4 × REFIN × (65,534/65,536) +4.32 × REFIN × (65,534/65,536)
1000 0000 0000 0001 +2 × REFIN × (32,769/65,536) +4 × REFIN × (32,769/65,536) +4.32 × REFIN × (32,769/65,536)
1000 0000 0000 0000 +2 × REFIN × (32,768/65,536) +4 × REFIN × (32,768/65,536) +4.32 × REFIN × (32,768/65,536)
0111 1111 1111 1111 +2 × REFIN × (32,767/65,536) +4 × REFIN × (32,767/65,536) +4.32 × REFIN × (32,767/65,536)
0000 0000 0000 0001 +2 × REFIN × (1/65,536) +4 × REFIN × (1/65,536) +4.32 × REFIN × (1/65,536)
0000 0000 0000 0000 0 V 0 V 0 V
AD5722R/AD5732R/AD5752R Data Sheet
Rev. F | Page 24 of 32
Ideal Output Voltage to Input Code Relationship—AD5732R
Table 11. Bipolar Output, Offset Binary Coding
Digital Input Analog Output
MSB LSB ±5 V Output Range ±10 V Output Range ±10.8 V Output Range
11 1111 1111 1111 +2 × REFIN × (8191/8192) +4 × REFIN × (8191/8192) +4.32 × REFIN × (8191/8192)
11 1111 1111 1110 +2 × REFIN × (8190/8192) +4 × REFIN × (8190/8192) +4.32 × REFIN × (8190/8192)
10 0000 0000 0001 +2 × REFIN × (1/8192) +4 × REFIN × (1/8192) +4 × REFIN × (1/8192)
10 0000 0000 0000 0 V 0 V 0 V
01 1111 1111 1111 2 × REFIN × (1/8192) 4 × REFIN × (1/8192) −4.32 × REFIN × (1/8192)
00
0000
0000
0001
−2 × REFIN × (8191/8192)
−4 × REFIN × (8191/8192)
−4.32 × REFIN × (8191/8192)
00
0000
0000
0000
−2 × REFIN × (8192/8191)
−4 × REFIN × (8192/8192)
−4.32 × REFIN × (8192/8192)
Table 12. Bipolar Output, Twos Complement Coding
Digital Input Analog Output
MSB LSB ±5 V Output Range ±10 V Output Range ±10.8 V Output Range
01 1111 1111 1111 +2 × REFIN × (8191/8192) +4 × REFIN × (8191/8192) +4.32 × REFIN × (8191/8192)
01 1111 1111 1110 +2 × REFIN × (8190/8192) +4 × REFIN × (8190/8192) +4.32 × REFIN × (8190/8192)
00 0000 0000 0001 +2 × REFIN × (1/8192) +4 × REFIN × (1/8192) +4 × REFIN × (1/8192)
00 0000 0000 0000 0 V 0 V 0 V
11 1111 1111 1111 2 × REFIN × (1/8192) 4 × REFIN × (1/8192) −4.32 × REFIN × (1/8192)
10 0000 0000 0001 2 × REFIN × (8191/8192) −4 × REFIN × (8191/8192) −4.32 × REFIN × (8191/8192)
10 0000 0000 0000 2 × REFIN × (8192/8192) −4 × REFIN × (8192/8192) 4.32 × REFIN × (8192/8192)
Table 13. Unipolar Output, Straight Binary Coding
Digital Input
Analog Output
MSB LSB +5 V Output Range +10 V Output Range +10.8 V Output Range
11 1111 1111 1111 +2 × REFIN × (16,383/16,384) +4 × REFIN × (16,383/16,384) +4.32 × REFIN × (16,383/16,384)
11 1111 1111 1110 +2 × REFIN × (16,382/16,384) +4 × REFIN × (16,382/16,384) +4.32 × REFIN × (16,382/16,384)
10 0000 0000 0001 +2 × REFIN × (8193/16,384) +4 × REFIN × (8193/16,384) +4.32 × REFIN × (8193/16,384)
10 0000 0000 0000 +2 × REFIN × (8192/16,384) +4 × REFIN × (8192/16,384) +4.32 × REFIN × (8192/16,384)
01 1111 1111 1111 +2 × REFIN × (8191/16,384) +4 × REFIN × (8191/16,384) +4.32 × REFIN × (8191/16,384)
00 0000 0000 0001 +2 × REFIN × (1/16,384) +4 × REFIN × (1/16,384) +4.32 × REFIN × (1/16,384)
00 0000 0000 0000 0 V 0 V 0 V
Data Sheet AD5722R/AD5732R/AD5752R
Rev. F | Page 25 of 32
Ideal Output Voltage to Input Code RelationshipAD5722R
Table 14. Bipolar Output, Offset Binary Coding
Digital Input Analog Output
MSB LSB ±5 V Output Range ±10 V Output Range ±10.8 V Output Range
1111 1111 1111 +2 × REFIN × (2047/2048) +4 × REFIN × (2047/2048) +4.32 × REFIN × (2047/2048)
1111 1111 1110 +2 × REFIN × (2046/2048) +4 × REFIN × (2046/2048) +4.32 × REFIN × (2046/2048)
1000 0000 0001 +2 × REFIN × (1/2048) +4 × REFIN × (1/2048) +4 × REFIN × (1/2048)
1000 0000 0000 0 V 0 V 0 V
0111 1111 1111 −2 × REFIN × (1/2048) −4 × REFIN × (1/2048) −4.32 × REFIN × (1/2048)
0000
0000
0001
−2 × REFIN × (2047/2048)
−4 × REFIN × (2047/2048)
−4.32 × REFIN × (2047/2048)
0000
0000
0000
−2 × REFIN × (2048/2048)
−4 × REFIN × (2048/2048)
−4.32 × REFIN × (2048/2048)
Table 15. Bipolar Output, Twos Complement Coding
Digital Input Analog Output
MSB LSB ±5 V Output Range ±10 V Output Range ±10.8 V Output Range
0111 1111 1111 +2 × REFIN × (2047/2048) +4 × REFIN × (2047/2048) +4.32 × REFIN × (2047/2048)
0111 1111 1110 +2 × REFIN × (2046/2048) +4 × REFIN × (2046/2048) +4.32 × REFIN × (2046/2048)
0000 0000 0001 +2 × REFIN × (1/2048) +4 × REFIN × (1/2048) +4 × REFIN × (1/2048)
0000 0000 0000 0 V 0 V 0 V
1111 1111 1111 −2 × REFIN × (1/2048) −4 × REFIN × (1/2048) −4.32 × REFIN × (1/2048)
1000 0000 0001 −2 × REFIN × (2047/2048) 4 × REFIN × (2047/2048) 4.32 × REFIN × (2047/2048)
1000 0000 0000 −2 × REFIN × (2048/2048) 4 × REFIN × (2048/2048) −4.32 × REFIN × (2048/2048)
Table 16. Unipolar Output, Straight Binary Coding
Digital Input
Analog Output
MSB LSB +5 V Output Range +10 V Output Range +10.8 V Output Range
1111 1111 1111 +2 × REFIN × (4095/4096) +4 × REFIN × (4095/4096) +4.32 × REFIN × (4095/4096)
1111 1111 1110 +2 × REFIN × (4094/4096) +4 × REFIN × (4094/4096) +4.32 × REFIN × (4094/4096)
1000 0000 0001 +2 × REFIN × (2049/4096) +4 × REFIN × (2049/4096) +4.32 × REFIN × (2049/4096)
1000 0000 0000 +2 × REFIN × (2048/4096) +4 × REFIN × (2048/4096) +4.32 × REFIN × (2048/4096)
0111 1111 1111 +2 × REFIN × (2047/4096) +4 × REFIN × (2047/4096) +4.32 × REFIN × (2047/4096)
0000 0000 0001 +2 × REFIN × (1/4096) +4 × REFIN × (1/4096) 4.32 × REFIN × (1/4096)
0000 0000 0000 0 V 0 V 0 V
AD5722R/AD5732R/AD5752R Data Sheet
Rev. F | Page 26 of 32
INPUT SHIFT REGISTER
The input shift register is 24 bits wide and consists of a read/write bit (R/W); a reserved bit (ZERO), which must always be set to 0; three
register select bits (REG2, REG1, REG0); three DAC address bits (A2, A1, A0); and 16 data bits (data). The register data is clocked in MSB
first on the SDIN pin. Table 17 shows the register format, while Table 18 describes the function of each bit in the register. All registers are
read/write registers.
Table 17. AD5752R Input Register Format
MSB LSB
DB23 DB22 DB21 DB20 DB19 DB18 DB17 DB16 DB15 to DB0
R/W Zero REG2 REG1 REG0 A2 A1 A0 Data
Table 18. Input Register Bit Functions
Bit Mnemonic Description
R/W Indicates a read from or a write to the addressed register.
REG2, REG1, REG0 Used in association with the address bits to determine if a write operation is to the DAC register, output range
select register, power control register, or control register.
REG2 REG1 REG0 Function
0 0 0 DAC register
0 0 1 Output range select register
0 1 0 Power control register
0 1 1 Control register
A2, A1, A0 These DAC address bits are used to decode the DAC channels.
A2 A1 A0 Channel Address
0
0
0
DAC A
0 1 0 DAC B
1 0 0 Both DACs
Data Data bits.
Data Sheet AD5722R/AD5732R/AD5752R
Rev. F | Page 27 of 32
DAC REGISTER
The DAC register is addressed by setting the three REG bits to 000. The DAC address bits select the DAC channel where the data transfer
is to take place (see Table 18). The data bits are in positions DB15 to DB0 for the AD5752R (see Table 19), DB15 to DB2 for the AD5732R
(see Table 20), and DB15 to DB4 for the AD5722R (see Table 21).
Table 19. Programming the AD5752R DAC Register
MSB
LSB
R/W Zero REG2 REG1 REG0 A2 A1 A0 DB15 to DB0
0 0 0 0 0 DAC address 16-bit DAC data
Table 20. Programming the AD5732R DAC Register
MSB LSB
R/W Zero REG2 REG1 REG0 A2 A1 A0 DB15 to DB2 DB1 DB0
0 0 0 0 0 DAC address 14-bit DAC data X X
Table 21. Programming the AD5722R DAC Register
MSB LSB
R/W Zero REG2 REG1 REG0 A2 A1 A0 DB15 to DB4 DB3 DB2 DB1 DB0
0 0 0 0 0 DAC address 12-bit DAC data X X X X
OUTPUT RANGE SELECT REGISTER
The output range select register is addressed by setting the three REG bits to 001. The DAC address bits select the DAC channel, and the
range bits (R2, R1, R0) select the required output range (see Table 22 and Table 23).
Table 22. Programming the Required Output Range
MSB LSB
R/W
Zero REG2 REG1 REG0 A2 A1 A0 DB15 to DB3 DB2 DB1 DB0
0 0 0 0 1 DAC address Don’t care R2 R1 R0
Table 23. Output Range Options
R2 R1 R0 Output Range (V)
0 0 0 +5
0 0 1 +10
0 1 0 +10.8
0 1 1 ±5
1
0
0
±10
1 0 1 ±10.8
AD5722R/AD5732R/AD5752R Data Sheet
Rev. F | Page 28 of 32
CONTROL REGISTER
The control register is addressed by setting the three REG bits to 011. The value written to the address and data bits determines the
control function selected. The control register options are shown in Table 24 and Table 25.
Table 24. Programming the Control Register
MSB LSB
R/W Zero REG2 REG1 REG0 A2 A1 A0 DB15 to DB4 DB3 DB2 DB1 DB0
0 0 0 1 1 0 0 0 NOP, data = don’t care
0 0 0 1 1 0 0 1 Don’t care TSD enable Clamp enable CLR select SDO disable
0
0
0
1
1
1
0
0
Clear, data = don’t care
0 0 0 1 1 1 0 1 Load, data = don’t care
Table 25. Explanation of Control Register Options
Option
Description
NOP No operation instruction used in readback operations.
Clear Addressing this function sets the DAC registers to the clear code and updates the outputs.
Load Addressing this function updates the DAC registers and, consequently, the DAC outputs.
SDO Disable Set by the user to disable the SDO output. Cleared by the user to enable the SDO output (default).
CLR Select See Table 26 for a description of the CLR select operation.
Clamp Enable Set by the user to enable the current limit clamp. The channel does not power down upon detection of an
overcurrent; the current is clamped at 20 mA (default).
Cleared by the user to disable the current-limit clamp. The channel powers down upon detection of an overcurrent.
TSD Enable Set by the user to enable the thermal shutdown feature. Cleared by the user to disable the thermal shutdown
feature (default).
Table 26. CLR Select Options
Output CLR Value
CLR Select Setting Unipolar Output Range Bipolar Output Range
0 0 V 0 V
1 Midscale Negative full scale
POWER CONTROL REGISTER
The power control register is addressed by setting the three REG bits to 010. This register allows the user to control and determine the power
and thermal status of the AD5722R/AD5732R/AD5752R. The power control register options are shown in Table 27 and Table 28.
Table 27. Programming the Power Control Register
MSB LSB
R/W Zero REG2 REG1 REG0 A2 A1 A0
DB15
to
DB11 DB10 DB9 DB8 DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0
0
0
0
1
0
0
0
0
X
X
OC
B
X
OC
A
0
TSD
PU
REF
X
PU
B
X
PU
A
Table 28. Power Control Register Functions
Option Description
PUA DAC A power-up. When set, this bit places DAC A in normal operating mode. When cleared, this bit places DAC A in power-down
mode (default). After setting this bit to power DAC A, a power-up time of 10 µs is required. During this power-up time the DAC
register should not be loaded to the DAC output (see the Load DAC (LDAC) section). If the clamp enable bit of the control register
is cleared, DAC A powers down automatically on detection of an overcurrent, and PUA is cleared to reflect this.
PUB DAC B power-up. When set, this bit places DAC B in normal operating mode. When cleared, this bit places DAC B in power-down
mode (default). After setting this bit to power DAC B, a power-up time of 10 µs is required. During this power-up time the DAC
register should not be loaded to the DAC output (see the Load DAC (LDAC) section). If the clamp enable bit of the control register
is cleared, DAC B powers down automatically on detection of an overcurrent, and PUB is cleared to reflect this.
PUREF Reference power-up. When set, this bit places the internal reference in normal operating mode. When cleared, this bit places the
internal reference in power-down mode (default).
TSD Thermal shutdown alert. Read-only bit. In the event of an overtemperature situation, both DACs are powered down and this bit is set.
OCA DAC A overcurrent alert. Read-only bit. In the event of an overcurrent situation on DAC A, this bit is set.
OCB DAC B overcurrent alert. Read-only bit. In the event of an overcurrent situation on DAC B, this bit is set.
Data Sheet AD5722R/AD5732R/AD5752R
Rev. F | Page 29 of 32
DESIGN FEATURES
ANALOG OUTPUT CONTROL
In many industrial process control applications, it is vital that
the output voltage be controlled during power-up. When the
supply voltages change during power-up, the VOUT pins are
clamped to 0 V via a low impedance path (approximately 4 kΩ).
To prevent the output amplifiers from being shorted to 0 V
during this time, Transmission Gate G1 is also opened (see
Figure 48). These conditions are maintained until the analog
power supplies have stabilized and a valid word is written to a
DAC register. At this time, G2 opens and G1 closes.
V
OUTA
G1
G2
VOLTAGE
MONITOR
AND
CONTROL
06466-010
Figure 48. Analog Output Control Circuitry
POWER-DOWN MODE
Each DAC channel of the AD5722R/AD5732R/AD5752R can
be individually powered down. By default, all channels are in
power-down mode. The power status is controlled by the power
control register (see Table 27 and Table 28 for details). When a
channel is in power-down mode, its output pin is clamped to
ground through a resistance of approximately 4 kΩ, and the
output of the amplifier is disconnected from the output pin.
OVERCURRENT PROTECTION
Each DAC channel of the AD5722R/AD5732R/AD5752R
incorporates individual overcurrent protection. The user has
two options for the configuration of the overcurrent protection:
constant current clamp or automatic channel power-down. The
configuration of the overcurrent protection is selected via the
clamp enable bit in the control register.
Constant Current Clamp (Clamp Enable = 1)
If a short circuit occurs in this configuration, the current is
clamped at 20 mA. This event is signaled to the user by the
setting of the appropriate overcurrent (OCX) bit in the power
control register. Upon removal of the short-circuit fault, the
OCX bit is cleared.
Automatic Channel Power-Down (Clamp Enable = 0)
If a short circuit occurs in this configuration, the shorted
channel powers down, and its output is clamped to ground via a
resistance of approximately 4 k. At this time, the output of the
amplifier is also disconnected from the output pin. The short-
circuit event is signaled to the user via the overcurrent (OCX)
bits, and the power-up (PUX) bits indicate which channels have
powered down. After the fault is rectified, the channels can be
powered up again by setting the PUX bits.
THERMAL SHUTDOWN
The AD5722R/AD5732R/AD5752R incorporate a thermal
shutdown feature that automatically shuts down the device if
the core temperature exceeds approximately 150°C. The thermal
shutdown feature is disabled by default and can be enabled via
the TSD enable bit of the control register. In the event of a
thermal shutdown, the TSD bit of the power control register is set.
INTERNAL REFERENCE
The on-chip voltage reference is powered down by default. If an
external voltage reference source is to be used, the internal
reference must remain powered down at all times. If the
internal reference is to be used as the reference source, it must
be powered up via the PUREF bit of the power control register.
The internal reference voltage is accessible at the REFIN/REFOUT
pin for use as a reference source for other devices within the
system. If the internal reference is to be used external to the
AD5722R/AD5732R/AD5752R, it must first be buffered.
AD5722R/AD5732R/AD5752R Data Sheet
Rev. F | Page 30 of 32
APPLICATIONS INFORMATION
+5 V/±5 V OPERATION
When operating from a single +5 V supply or a dual ±5 V
supply, an output range of +5 V or ±5 V is not achievable
because sufficient headroom for the output amplifier is not
available. In this situation, a reduced reference voltage can be
used. For example, a 2 V reference voltage produces an output
range of +4 V or ±4 V, and the 1 V of headroom is more than
enough for full operation. A standard value voltage reference
of 2.048 V can be used to produce output ranges of +4.096 V
and ±4.096 V. Refer to the plots in the Typical Performance
Characteristics section for performance data at a range of
voltage reference values.
ALTERNATIVE POWER-UP SEQUENCE SUPPORT
There can be cases where it is not possible to use the recommended
power-up sequence, and in those instances, it is recommend to use
an external circuit (see Figure 49).
The circuit shown in Figure 49 ensures the digital block powers up
prior to the analog block by using a load switch circuit. This circuit
targets applications that either AVDD or AVSS or both supplies power
up before the DVCC.
Consider the following design rules when choosing the component
values for the AVDD delay circuit.
R1 ensures that the N-channel MOFSET (Q1) gate to
source voltage is zero when DVCC is in an open state; R1
also prevents false turn on of Q1. However, if DVCC is
permanently connected to the source, R1 can be removed
to conserve power.
Select Q1 with a gate to source voltage (VGS) threshold that
is much lower than the minimum operating DVCC and a
drain to source voltage (VDS) rating much lower than the
maximum operating AVDD.
C1, R2, and R3 are the main components that dictate the
delay from the DVCC enable to AVDD. Adjust the values
according to desired delay. Choose R2 and R3 values that
ensure P-channel MOSFET (Q2) turn on.
×=
EQ
GS
231
DELAY
V
V
RRCt 1ln)||()sec(
Where VEQ = AV DD
+23
3
RR
R
Q2 acts as a switch which allows the flow of current from
the input voltage (VIN) to the AVDD pin, thus choosing a
MOSFET with very low turn on resistance between the
drain and source terminals (RDSON) is necessary to minimize
the losses during operation. Take Other parameters into
consideration, such as maximum VDS rating, maximum
drain to source current rating, VGS threshold voltage, and
maximum gate to source voltage rating, when choosing Q2.
LOAD SWITCH
SECTION
CONTROL
SECTION
V
IN
DV
CC
AV
DD
C1 R3
R1
R2
Q2
Q1
+
06466-149
Figure 49. Load Switch Control Circuit
Figure 50 shows an example of the analog supplies powering up
before the digital supply. The circuit delays the AVDD to power-up
after the DVCC as shown by the AVDD delayed line.
AV
DD
AV
SS
DV
CC
AV
DD
(DELAYED)
t (sec)
06466-150
Figure 50. Delayed Power Supplies Sequence Example
LAYOUT GUIDELINES
In any circuit where accuracy is important, careful considera-
tion of the power supply and ground return layout helps to ensure
the rated performance. The printed circuit board on which the
AD5722R/AD5732R/AD5752R are mounted must be designed so
that the analog and digital sections are separated and confined to
certain areas of the board. If the AD5722R/AD5732R/AD5752R
are in a system where multiple devices require an AGND to DGND
connection, the connection must be made at one point only. The
star ground point must be established as close as possible to
the device.
The AD5722R/AD5732R/AD5752R must have ample supply
bypassing of a 10 µF capacitor in parallel with a 0.1 µF capacitor
on each supply located as close to the package as possible, ideally
right up against the device. The 10 µF capacitors are the tantalum
bead type. The 0.1 µF capacitor must have low effective series
resistance (ESR) and low effective series inductance (ESI), such
as the common ceramic types, which provide a low impedance
path to ground at high frequencies to handle transient currents
due to internal logic switching.
The power supply lines of the AD5722R/AD5732R/AD5752R
must use as large a trace as possible to provide low impedance
paths and reduce the effects of glitches on the power supply line.
Data Sheet AD5722R/AD5732R/AD5752R
Rev. F | Page 31 of 32
Fast switching signals, such as clock signals, must be shielded
with digital ground to avoid radiating noise to other devices of
the board, and they must never be run near the reference inputs.
A ground line routed between the SDIN and SCLK lines helps
reduce crosstalk between these lines (this is not required on a
multilayer board that has a separate ground plane, but separating
the lines does help). It is essential to minimize noise on the
REFIN line because noise couples through to the DAC output.
Avoid crossover of digital and analog signals. Traces on opposite
sides of the board must run at right angles to each other. This
reduces the effects of feedthrough on the board. A microstrip
technique is by far the best method, but it is not always possible
with a double-sided board. In this technique, the component side
of the board is dedicated to a ground plane, and signal traces
are placed on the solder side.
GALVANICALLY ISOLATED INTERFACE
In many process control applications, it is necessary to provide
an isolation barrier between the controller and the unit being
controlled to protect and isolate the controlling circuitry from
any hazardous common-mode voltages that may occur. The
iCoupler® family of products from Analog Devices, Inc., provides
voltage isolation in excess of 2.5 kV. The serial loading structure
of the AD5722R/AD5732R/AD5752R makes them ideal for
isolated interfaces because the number of interface lines is kept
to a minimum. Figure 51 shows a 4-channel isolated interface to
the AD5722R/AD5732R/AD5752R using an ADuM1400. For
more information, visit www.analog.com/iCouplers.
ENCODE DECODE
ENCODE DECODE
ENCODE DECODE
V
IA
VIB
VIC
VID
VOA
VOB
VOC
VOD
ENCODE DECODE
A
DuM1
4
00*
MICROCONTROLLER
SERIAL CLOCK OUT
SERI AL DAT A OUT
SYNC O UT
CO NTRO L O U T
TO SCLK
TO SDIN
TO SYNC
TO LDAC
*ADDIT IONAL PI NS OMITTED F OR CLARIT Y.
06466-011
Figure 51. Isolated Interface
MICROPROCESSOR INTERFACING
Microprocessor interfacing to the AD5722R/AD5732R/AD5752R
is via a serial bus that uses standard protocol compatible with
microcontrollers and DSP processors. The communications
channel is a 3-wire (minimum) interface consisting of a clock
signal, a data signal, and a synchronization signal. Each AD5722R/
AD5732R/AD5752R requires a 24-bit data-word with data valid
on the falling edge of SCLK.
For all interfaces, the DAC output update can be initiated
automatically when all the data is clocked in, or it can be
performed under the control of LDAC. The contents of the
registers can be read using the readback function.
AD5722R/AD5732R/AD5752R to Blackfin® DSP Interface
Figure 52 shows how the AD5722R/AD5732R/AD5752R can be
interfaced to Analog Devices Blackfin DSP. The Blackfin has an
integrated SPI port that can be connected directly to the SPI pins
of the AD5722R/AD5732R/AD5752R and the programmable
I/O pins that can be used to set the state of a digital input, such
as the LDAC pin.
SYNC
ADSP-BF531
AD5722R/
AD5732R/
AD5752R
SCLK
SDIN
SPISELx
SCK
MOSI
LDAC
PF10
06466-012
Figure 52. AD5722R/AD5732R/AD5752R-to-Blackfin Interface
Data Sheet AD5722R/AD5732R/AD5752R
Rev. F | Page 32 of 32
OUTLINE DIMENSIONS
COMPLIANT TO JEDE C S TANDARDS MO-153- ADT
061708-A
24 13
121
6.40 BSC
0.15
0.05
0.10 CO P LANARI TY
TOP VIEW
EXPOSED
PAD
(Pi ns Up)
BOTTOM VIEW
4.50
4.40
4.30
7.90
7.80
7.70
1.20 M AX 1.05
1.00
0.80
0.65
BSC 0.30
0.19
SEATING
PLANE
0.20
0.09
0.75
0.60
0.45
5.02
5.00
4.95
3.25
3.20
3.15
FO R P ROPE R CONNECT IO N OF
THE EXPOSED PAD, REFER TO
THE P IN CO NFIGURAT ION AND
FUNCTION DES CRI P TI ONS
SECTION OF THIS DATA SHEET.
Figure 53. 24-Lead Thin Shrink Small Outline Package, Exposed Pad [TSSOP_EP]
(RE-24)
Dimensions shown in millimeters
ORDERING GUIDE
Model1 Resolution Temperature Range INL Package Description Package Option
AD5722RBREZ 12 40°C to +85°C ±1 LSB 24-Lead TSSOP_EP RE-24
AD5722RBREZ-REEL7 12 40°C to +85°C ±1 LSB 24-Lead TSSOP_EP RE-24
AD5732RBREZ 14 40°C to +85°C ±4 LSB 24-Lead TSSOP_EP RE-24
AD5732RBREZ-REEL7 14 40°C to +85°C ±4 LSB 24-Lead TSSOP_EP RE-24
AD5752RBREZ 16 40°C to +85°C ±16 LSB 24-Lead TSSOP_EP RE-24
AD5752RBREZ-REEL7
16
−40°C to +85°C
±16 LSB
24-Lead TSSOP_EP
RE-24
1 Z = RoHS Compliant Part.
©20082017 Analog Devices, Inc. All rights reserved. Trademarks and
registered trademarks are the property of their respective owners.
D06466-0-2/17(F)