2002 Microchip Technology Inc. DS30325B
PIC16F7X
Data Sheet
28/40-pin, 8-bit CMOS FLASH
Microcontrollers
M
DS30325B - page ii 2002 Microchip Technology Inc.
Information contained in this publication regarding device
applications and the like is intended through sug gestion only
and may be superseded by updates. It is your responsibility to
ensure that your application meets with your specifications.
No representation or warranty is given and no liability is
assumed by Microc hip Technology Incorporated with respect
to the accuracy or use of such inf orm ation, or inf ringement of
patents or other intellectual property rights arising from such
use or otherwise. Use of Microchip’s products as critical com-
ponents in life support systems is not authorized except with
express written approval by Microchip. No licenses are con-
veyed, implicitly or otherwise, under any intellectual property
rights.
Trademarks
The Microchip name and logo, the Microchip logo, FilterLab,
KEELOQ, MPLAB, PIC, PICmicro, PICMASTER, PICSTART,
PRO MATE, SEEVAL and The Embedded Control Solutions
Company are registered trademarks of Microchip Technology
Incorporated in the U.S.A. and other countries.
dsPIC, ECONOMONITOR, FanSense, FlexRO M, fuzzyLAB,
In-Circuit Serial Programming, ICSP, ICEPIC, microID,
microPort, Migratable Memory, MPASM, MPLIB, MPLINK,
MPSIM, MXDEV, PICC, PICDEM, PICDE M.net, rfPIC, Select
Mode and Total Endurance are trademarks of Microchip
Technology Incorporated in the U.S.A.
Serialized Quick Term Programming (SQTP) is a service mark
of Microchip Technology Incorporated in the U.S.A.
All other trademarks mentioned herein are property of their
respective companies.
© 2002, Microchip Technology Incorporated, Printed in the
U.S.A., All Rights Reserved.
Printed on recycled paper.
Microchip received QS-9000 quality system
certification for its worldwide headquarters,
design and wafer fabrication facilities in
Chandler and Tempe, Arizona in July 1999. The
Company’s quality system processes and
procedures are QS-9000 compliant for its
PICmicro® 8-bit MCUs, KEELOQ® code ho pp in g
devices, Serial EEPROMs and microperipheral
products. In addition, Microchips quality
system for the design and manufacture of
development systems is ISO 9001 certified.
Note the following details of the code protection feature on PICmicro® MCUs.
The PICmicro family meets the specifications contained in the Microchip Data Sheet.
Microchip believes that its family of PICmicro microcontrollers is one of the most secure products of its kind on the market today,
when used in the intended manner and under normal conditions.
There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowl-
edge, require using the PICmicro microcontroller in a manner outside the operating specifications contained in the data sheet.
The person doing so may be engaged in theft of intellectual property.
Microchip is willing to work with the customer who is concerned about the integrity of their code.
Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not
mean that we are guaranteeing the product as unbreakable.
Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of
our product.
If you have any further questions about this matter , please contact the local sales off ice nearest to you.
2002 Microchip Technology Inc. DS30325B-page 1
MPIC16F7X
Devices Included in thi s Data Sheet:
High Performance RISC CPU:
High performance RISC CPU
Only 35 single word instructions to learn
All single cycle instructions except for program
branches which are two-cycle
Operating speed: DC - 20 MHz clock input
DC - 200 ns instruction cycle
Up to 8K x 14 wor ds of FLASH Program M em ory,
Up to 368 x 8 bytes of Data Memory (RAM)
Pinout compatible to the PIC16C73B/74B/76/77
Pinout compatible to the PIC16F873/874/876/877
Interrupt capability (up to 12 sources)
Eight level deep hardware stack
Direct, Indirect and Relative Addressing modes
Processor read access to program memory
Special Microcontroller Features:
Power-on Reset (POR)
Power-up Timer (PWRT) and
Oscillator Start-up Timer (OST)
Watchdog Timer (WDT) with its own on-chip RC
oscillator f or relia ble opera tion
Programmable code protection
Power saving SLEEP mode
Selectable oscillator options
In-Circuit Serial Programming(ICSP) via two
pins
Peripheral Feat ures:
Timer0: 8-bit timer/counter with 8-bit prescaler
Timer1: 16-bit timer/counter with prescaler,
can be increm ent ed duri ng SLEEP via external
crystal/clock
Timer2: 8-bit timer/counter with 8-bit period
register, prescaler and postscaler
Two Capt ure, Compare, PWM modules
- Capture is 16-bit, max. resolution is 12.5 ns
- Compare is 16-bit, max. resolution is 200 ns
- PWM max. resolution is 10-bit
8-bit, up to 8-channel Analog-to-Digital converter
Synchronous Serial Port (SSP) wit h SPI (Master
mode) and I2C (Slave)
Universal Synchronous Asynchronous Receiver
Transmitter (USART/SCI)
Parallel Slave Port (PSP), 8-bits wide with
external RD , WR and CS controls (40/44-pin only)
Brown-out detection circuitry for
Brown-out Reset (BOR)
CMOS Technology:
Low po wer, high speed C MOS F LASH technol og y
Fully static design
Wide operating voltage range: 2.0V to 5.5V
High Sink/Source Current: 25 mA
Industrial temperature range
Low power consumption:
- < 2 mA typical @ 5V, 4 MHz
-20 µA typical @ 3V, 32 kHz
-< 1 µA typical standby current
PIC16F73
PIC16F74 PIC16F76
PIC16F77
Device Program Memory
(# Si ngle Wo r d
Instructions)
Data
SRAM
(Bytes) I/O Interrupts 8-bit
A/D (ch) CCP
(PWM)
SSP
USART Timers
8/16-bit
SPI
(Master) I2C
(Slave)
PIC16F73 4096 192 22 11 5 2 Yes Yes Yes 2 / 1
PIC16F74 4096 192 33 12 8 2 Yes Yes Yes 2 / 1
PIC16F76 8192 368 22 11 5 2 Yes Yes Yes 2 / 1
PIC16F77 8192 368 33 12 8 2 Yes Yes Yes 2 / 1
28/40-Pin 8-Bit CMOS FLASH Microcontrollers
PIC16F7X
DS30325B-page 2 2002 Microchip Technology Inc.
Pin Diagrams
PIC16F76/73
10
11
2
3
4
5
6
1
8
7
9
12
13
14 15
16
17
18
19
20
23
24
25
26
27
28
22
21
MCLR/VPP
RA0/AN0
RA1/AN1
RA2/AN2
RA3/AN3/VREF
RA4/T0CKI
RA5/AN4/SS
VSS
OSC1/CLKIN
OSC2/CLKOUT
RC0/T1OSO/T1CKI
RC1/T1OSI/CCP2
RC2/CCP1
RC3/SCK/SCL
RB7/PGD
RB6/PGC
RB5
RB4
RB3/PGM
RB2
RB1
RB0/INT
VDD
VSS
RC7/RX/DT
RC6/TX/CK
RC5/SDO
RC4/SDI/SDA
DIP, SOIC, SSOP
RB7/PGD
RB6/PGC
RB5
RB4
RB3/PGM
RB2
RB1
RB0/INT
VDD
VSS
RD7/PSP7
RD6/PSP6
RD5/PSP5
RD4/PSP4
RC7/RX/DT
RC6/TX/CK
RC5/SDO
RC4/SDI/SDA
RD3/PSP3
RD2/PSP2
MCLR/VPP
RA0/AN0
RA1/AN1
RA2/AN2
RA3/AN3/VREF
RA4/T0CKI
RA5/AN4/SS
RE0/RD/AN5
RE1/WR/AN6
RE2/CS/AN7
VDD
VSS
OSC1/CLKIN
OSC2/CLKOUT
RC0/T1OSO/T1CKI
RC1/T1OSI/CCP2
RC2/CCP1
RC3/SCK/SCL
RD0/PSP0
RD1/PSP1
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
22
21
PIC16F77/74
PDIP
2
3
4
5
6
1
7
MCLR/VPP
RA0/AN0
RA1/AN1
RA2/AN2
RA3/AN3/VREF
RA4/T0CKI
RA5/AN4/SS
15
16
17
18
19
20
21
RB0/INT
VDD
VSS
RC7/RX/DT
RC6/TX/CK
RC5/SDO
RC4/SDI/SDA
VSS
OSC1/CLKI
OSC2/CLKO
RC0/T1OSO/T1CKI
RC1/T1OSI/CCP2
RC2/CCP1
RC3/SCK/SCL
23
24
25
26
27
28 22
RB7/PGD
RB6/PGC
RB5
RB4
RB3/PGM
RB2
RB1
10 11
8912
13 14
MLF
PIC16F73
PIC16F76
2002 Microchip Technology Inc. DS30325B-page 3
PIC16F7X
Pin Diagrams (Continued)
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
44
8
7
6
5
4
3
2
1
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
9PIC16F77
RA4/T0CKI
RA5/AN4/SS
RE0/RD/AN5
OSC1/CLKIN
OSC2/CLKOUT
RC0/T1OSO/T1CK1
NC
RE1/WR/AN6
RE2/CS/AN7
VDD
VSS
RB3/PGM
RB2
RB1
RB0/INT
VDD
VSS
RD7/PSP7
RD6/PSP6
RD5/PSP5
RD4/PSP4
RC7/RX/DT
RA3/AN3/VREF
RA2/AN2
RA1/AN1
RA0/AN0
MCLR/VPP
NC
RB7/PGD
RB6/PGC
RB5
RB4
NC
NC
RC6/TX/CK
RC5/SDO
RC4/SDI/SDA
RD3/PSP3
RD2/PSP2
RD1/PSP1
RD0/PSP0
RC3/SCK/SCL
RC2/CCP1
RC1/T1OSI/CCP2
10
11
2
3
4
5
6
1
18
19
20
21
22
12
13
14
15
38
8
7
44
43
42
41
40
39
16
17
29
30
31
32
33
23
24
25
26
27
28
36
34
35
9
PIC16F77
37
RA3/AN3/VREF
RA2/AN2
RA1/AN1
RA0/AN0
MCLR/VPP
NC
RB7/PGD
RB6/PGC
RB5
RB4
NC RC6/TX/CK
RC5/SDO
RC4/SDI/SDA
RD3/PSP3
RD2/PSP2
RD1/PSP1
RD0/PSP0
RC3/SCK/SCL
RC2/CCP1
RC1/T1OSI/CCP2
NC
NC
RC0/T1OSO/T1CKI
OSC2/CLKOUT
OSC1/CLKIN
VSS
VDD
RE2/AN7/CS
RE1/AN6/WR
RE0/AN5/RD
RA5/AN4/SS
RA4/T0CKI
RC7/RX/DT
RD4/PSP4
RD5/PSP5
RD6/PSP6
RD7/PSP7
VSS
VDD
RB0/INT
RB1
RB2
RB3/PGM
PLCC
QFP
PIC16F74
PIC16F74
PIC16F7X
DS30325B-page 4 2002 Microchip Technology Inc.
Table of Contents
1.0 Device Overview......................................................................................................................................................................... 5
2.0 Memor y Or ganization................................................................................................................................................................ 13
3.0 Reading Prog ram Memory........ ....... ................ ....... ...... ................. ...... ...... ................. ...... ........................................................ 29
4.0 I/O Ports.................................................................................................................................................................................... 31
5.0 Timer0 Module................ .. .... .. .. .. ....... .. .. .... .. .. .. ....... .. .... .. .. .. .... ..... .. .... .. .. .. .... ..... .... .. .. .. .............................................................. 43
6.0 Timer1 Module................ .. .... .. .. .. ....... .. .. .... .. .. .. ....... .. .... .. .. .. .... ..... .. .... .. .. .. .... ..... .... .. .. .. .............................................................. 47
7.0 Timer2 Module................ .. .... .. .. .. ....... .. .. .... .. .. .. ....... .. .... .. .. .. .... ..... .. .... .. .. .. .... ..... .... .. .. .. .............................................................. 51
8.0 Ca pture/Com pare/PW M Modules... .......................................................................................................................................... 53
9.0 S ync hronous Serial Port (SSP ) Module.................................................................................................................................... 59
10.0 Universal Sync hronous As ynchr onous Receiver Transm itter (USA RT)................................................................................... 69
11.0 Analog-to-Digital Converter (A/D) Module ................................................... ......... .... .... .... ........................................................ 83
12.0 Special Features of the CPU.................................................................................................................................................... 89
13.0 Instruction Se t Summary........... ....... ................ ....... ................ ................. ....... ................ ........................................................ 105
14.0 Development Support................. .. ....... .... .. .... .. ....... .... .. .... .. .... ....... .. .... .. .... .. ....... .... .. .... .. ........................................................ 113
15.0 Elec tr ical Characterist ics............... ....... ...... ...... ....... ...... ...... ....... ...... ...... ...... ....... ...... ...... ........................................................ 119
16.0 DC and AC Characteristics Graphs and Tables ..................................................................................................................... 141
17.0 Packaging Information............................................................................................................................................................ 151
Appendix A: Revision History ................................................ .... .... ....... .... .... .... ......... .. .... .... .... ...................................................... 161
Appendix B: Device Differences ............................. ......... .... .... .... ......... .... .... .... .. ........... .. .... .... ...................................................... 161
Appendix C: Conversion Considerations ................ .. ....... .. .. .... .. .. ....... .. .... .. .. .... .. ....... .. .. .... .. .. ....... .. ............................................... 162
Index ................................................................................................................................................................................................. 163
On-Line Support.................................. .... ....... .... .... .. .... ....... .... .... .. .... ......... .. .... .... .. ......... .. ................................................................ 169
Reader Response............................................................................................................................................................................. 170
PIC16F7X Product Identification System.......................................................................................................................................... 171
TO OUR VALUED CUSTO MERS
It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip
products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and
enhanced as new volumes and updates are introduced.
If you have any questions o r comments regarding this publication, p lease c ontact the M a rketing Communications Department via
E-mail at docerrors@mail.microchip.com or fax the R eader Response Form in the back of th is data sheet to (480) 792-4150.
We welcome your feedback.
Most Current Data Sheet
To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:
http://www.microchip.com
You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page.
The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).
Errata
An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current
devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision
of silicon and revision of document to which it applies.
To determine if an errata sheet exists for a particular device, please check with one of the following:
Microchips Worldwide Web site; http://www.microc hip.com
Your local Microc hip sales office (see last page)
The Microchip Corporate Literature Center; U.S. F A X: (480) 792-7277
When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include liter-
ature number) you are using.
Customer Notification System
Register on our web site at www.microchip.com/cn to receive the most current information on all of our products.
2002 Microchip Technology Inc. DS30325B-page 5
PIC16F7X
1.0 DEVICE OVERVIEW
This document contains device specific information
about the following devi ces:
PIC16F73
PIC16F74
PIC16F76
PIC16F77
PIC16F7 3/76 devices are availa ble only in 28-pin p ack-
ages, while PIC16F74/77 devices are available in
40-pin and 44-pin packages. All devices in the
PIC16 F7X f amil y sha re comm on ar chi tectu re , wit h the
following differences:
The PIC16F73 and PIC16F76 have one-half of
the total on-chip memory of the PIC16F74 and
PIC16F77
The 28-pin devices have 3 I/O ports, while the
40/44-pin devices have 5
The 28-pin devices have 11 interrupts, while the
40/44-pin devices have 12
The 28-pin devices have 5 A/D input channels,
while the 40/44-pin devices have 8
The Parallel Slave Port is implemented only on
the 40/44-pin devices
The available features are summarized in Table 1-1.
Block diagrams of the PIC16F73/76 and PIC16F74/77
devices are provided in Figure 1-1 and Figure 1-2,
respectively. The pinouts for these device families are
listed in Table 1-2 and Table 1-3.
Additional information may be found in the PICmicro
Mid-Range Reference Manual (DS33023), which may
be obtained from your local Microchip Sales Represen-
tative or downloaded from the Microchip website. The
Reference Manual shou ld be consi dered a complemen-
tary document to this data sheet, and is highly recom-
mended reading for a better underst anding of the device
architecture and operation of the peripheral modu les.
TABLE 1-1: PIC16F7X DEVICE FEATURES
Key Features PIC16F73 PIC16F74 PIC16F76 PIC16F77
Operating Frequency DC - 20 MHz DC - 20 MHz DC - 20 MHz DC - 20 MHz
RESETS (and Delays) POR, BOR
(PWR T, OST) POR, BOR
(PW RT, OS T) POR, BOR
(PWRT, OST) POR, BOR
(PWRT, OST)
FLASH P rogram Memory
(14-bit words) 4K 4K 8K 8K
Data Memory (bytes) 192 192 368 368
Interrupts 11 12 11 12
I/O Ports Ports A,B,C Ports A,B,C,D,E Ports A,B,C Ports A,B,C,D,E
Timers 3333
Capt ure/Compare/PWM Modules 2 2 2 2
Serial Communications SSP, USART SSP, USART SSP, USART SSP, USART
Parallel Communications PSP PSP
8-bit Analog-to-Digital Module 5 Input Channels 8 Input Channels 5 Input Channels 8 Input Channels
Instruction Set 35 Instructions 35 Instructions 35 Instructions 35 Instructions
Packaging 28-pin DIP
28-pin SOIC
28-p in SSOP
28-pin MLF
40-pin PDIP
44-pin PLCC
44-pin TQFP
28-pin DIP
28-pin SOIC
28-pin SSOP
28-pin MLF
40-pin PDIP
44-pin PLCC
44-pin TQFP
PIC16F7X
DS30325B-page 6 2002 Microchip Technology Inc.
FIGURE 1-1: PIC16F73 AND PIC16F76 BLOCK DIAGRAM
FLASH
Program
Memory
13 Data Bus 8
14
Program
Bus
Instruction reg
Program Counter
8 Level Stack
(13-bit)
RAM
File
Registers
Direct Addr 7
RAM Addr(1) 9
Addr MUX
Indirect
Addr
FSR reg
STATUS reg
MUX
ALU
W reg
Power-up
Timer
Oscillator
Start-up Timer
Power-on
Reset
Watchdog
Timer
Instruction
Decode &
Control
Timing
Generation
OSC1/CLKIN
OSC2/CLKOUT
MCLR VDD, VSS
PORTA
PORTB
PORTC
RA4/T0CKI
RA5/AN4/SS
RB0/INT
RC0/T1OSO/T1CKI
RC1/T1OSI/CCP2
RC2/CCP1
RC3/SCK/SCL
RC4/SDI/SDA
RC5/SDO
RC6/TX/CK
RC7/RX/DT
8
8
Brown-out
Reset
Note 1: Higher ord er bits are from the STAT US regist er.
USART
CCP2 Synchronous
8-bit A/DTimer0 Timer1 Timer2
Serial Port
RA3/AN3/VREF
RA2/AN2/
RA1/AN1
RA0/AN0
8
3
RB1
RB2
RB3/PGM
RB4
RB5
RB6/PGC
RB7/PGD
Device Program FLASH Data Memory
PIC16F73 4K 192 By tes
PIC16F76 8K 368 By tes
CCP1
2002 Microchip Technology Inc. DS30325B-page 7
PIC16F7X
FIGURE 1-2: PIC16F74 AND PIC16F77 BLOCK DIAGRAM
FLASH
Program
Memory
13 Data Bus 8
14
Program
Bus
Instruction reg
Program Counter
8 Level Stack
(13-bit)
RAM
File
Registers
Direct Addr 7
RAM Addr(1) 9
Addr MUX
Indirect
Addr
FSR reg
STATUS reg
MUX
ALU
W reg
Power-up
Timer
Oscillator
Start-up Timer
Power-on
Reset
Watchdog
Timer
Instruction
Decode &
Control
Timing
Generation
OSC1/CLKIN
OSC2/CLKOUT
MCLR VDD, VSS
PORTA
PORTB
PORTC
PORTD
PORTE
RA4/T0CKI
RA5/AN4/SS
RC0/T1OSO/T1CKI
RC1/T1OSI/CCP2
RC2/CCP1
RC3/SCK/SCL
RC4/SDI/SDA
RC5/SDO
RC6/TX/CK
RC7/RX/DT
RE0/AN5/RD
RE1/AN6/WR
RE2/AN7/CS
8
8
Brown-out
Reset
Note 1: Higher order bits are from the STATUS register.
USART
CCP2 Synchronous
8-bit A/DTimer0 Timer1 Timer2
Serial Port
RA3/AN3/VREF
RA2/AN2
RA1/AN1
RA0/AN0
Parall el Sla ve Port
8
3
RB0/INT
RB1
RB2
RB3/PGM
RB4
RB5
RB6/PGC
RB7/PGD
Device Program FLASH Data Memory
PIC16F74 4K 192 Bytes
PIC16F77 8K 368 Bytes
RD0/PSP0
RD1/PSP1
RD2/PSP2
RD3/PSP3
RD4/PSP4
RD5/PSP5
RD6/PSP6
RD7/PSP7
CCP1
PIC16F7X
DS30325B-page 8 2002 Microchip Technology Inc.
TABLE 1-2: PIC16F73 AND PIC16F76 PINOUT DESCRIPTION
Pin Name
DIP
SSOP
SOIC
Pin#
MLF
Pin# I/O/P
Type Buffer
Type Description
OSC1/CLKI
OSC1
CLKI
96 I
I
ST/CMOS(3) Os cillator crys tal or external clock input.
Oscillator crystal input or external clock source input. ST
buffer when configured in RC mode. Otherwise CMOS.
External clock source input. Always associated with pin
function OSC1 (see OSC1/CLKI, OSC2/CLKO pins).
OSC2/CLKO
OSC2
CLKO
10 7 O
O
Oscillator crystal or clock output.
Oscillator crystal output.
Connects to crystal or resonator in Crystal Oscillator
mode.
In RC mode, OSC2 pin outputs CLKO, which has 1/4 the
frequency of OSC1 and denotes the instruction cycle rate.
MCLR/VPP
MCLR
VPP
126 I
P
ST Master Clear (input) or programming voltage (output).
Master Clear (Reset) input. This pin is an active low
RESET to the device.
Programming voltage input.
PORTA is a bi-directional I/O port.
RA0/AN0
RA0
AN0
227I/O
I
TTL Digital I/O.
Analog input 0.
RA1/AN1
RA1
AN1
328I/O
I
TTL Digital I/O.
Analog input 1.
RA2/AN2
RA2
AN2
41I/O
I
TTL Digital I/O.
Analog input 2.
RA3/AN3/VREF
RA3
AN3
VREF
52I/O
I
I
TTL Digital I/O.
Analog input 3.
A/D reference voltage input.
RA4/T0CKI
RA4
T0CKI
64I/O
I
ST Digital I/O Open drain when configured as output.
Timer0 external clock inpu t.
RA5/SS/AN4
RA5
SS
AN4
75I/O
I
I
TTL Digital I/O.
SPI slave select input.
Analog input 4.
Legend: I = input O = output I/O = input/output P = power
= Not used TTL = TTL input ST = Schmitt Trigger input
Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt.
2: This buffer is a Schmitt Trigger input when used in Serial Programming mode.
3: This buffer is a Schmitt Trigger input when configured in RC Oscillator mode and a CMOS input otherwise.
2002 Microchip Technology Inc. DS30325B-page 9
PIC16F7X
PORTB is a bi-directional I/O port. PORTB can be software
programmed for internal weak pull-up on all inputs.
RB0/INT
RB0
INT
21 18 I/O
I
TTL/ST(1)
Digital I/O.
External interrupt.
RB1 22 19 I/O TTL Digital I/O.
RB2 23 20 I/O TTL Digital I/O.
RB3/PGM
RB3
PGM
24 21 I/O
I/O
TTL Digital I/O.
Low voltage ICSP programming enable pin.
RB4 25 22 I/O TTL Digital I/O.
RB5 26 23 I/O TTL Digital I/O.
RB6/PGC
RB6
PGC
27 24 I/O
I/O
TTL/ST(2)
Digital I/O.
In-Circuit Debugger and ICSP programming clock.
RB7/PGD
RB7
PGD
28 25 I/O
I/O
TTL/ST(2)
Digital I/O.
In-Circuit Debugger and ICSP programming data.
PORTC is a bi-directional I/O port.
RC0/T1OSO/T1CKI
RC0
T1OSO
T1CKI
11 8 I/O
O
I
ST Digital I/O.
Timer1 oscillator output.
Timer1 external clock inpu t.
RC1/T1OSI/CCP2
RC1
T1OSI
CCP2
12 9 I/O
I
I/O
ST Digital I/O.
Timer1 oscillator input.
Capture2 input, Compare2 output, PWM2 output.
RC2/CCP1
RC2
CCP1
13 10 I/O
I/O
ST Digital I/O.
Capture1 input/Compare1 output/PWM1 output.
RC3/SCK/SCL
RC3
SCK
SCL
14 11 I/O
I/O
I/O
ST Digital I/O.
Synchronous serial clock input/output for SPI mode.
Synchronous serial clock input/output for I2C mode.
RC4/SDI/SDA
RC4
SDI
SDA
15 12 I/O
I
I/O
ST Digital I/O.
SPI data in.
I2C data I/O.
RC5/SDO
RC5
SDO
16 13 I/O
O
ST Digital I/O.
SPI data out.
RC6/TX/CK
RC6
TX
CK
17 14 I/O
O
I/O
ST Digital I/O.
USART asynchronous tr ansm it.
USART 1 synchronous clock.
RC7/RX/DT
RC7
RX
DT
18 15 I/O
I
I/O
ST Digital I/O.
USART asynchronous receiv e.
USART synchronous data.
VSS 8, 19 5, 16 P Ground reference for logic and I/O pins.
VDD 20 17 P Positive supply for logic and I/O pins.
TABLE 1-2: PIC16F73 AND PIC16F76 PINOUT DESCRIPTION (CONTINUED)
Pin Name
DIP
SSOP
SOIC
Pin#
MLF
Pin# I/O/P
Type Buffer
Type Description
Legend: I = input O = output I/O = input/output P = power
= Not used TTL = TTL input ST = Schmitt Tr igger input
Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt.
2: This buffer is a Schmitt Trigger input when used in Serial Programming mode.
3: This buffer is a Schmitt Trigger input when configured in RC Oscillator mode and a CMOS input otherwise.
PIC16F7X
DS30325B-page 10 2002 Microchip Technology Inc.
TABLE 1-3: PIC16F74 AND PIC16F77 PINOUT DESCRIPTION
Pin Name DIP
Pin# PLCC
Pin# QFP
Pin# I/O/P
Type Buffer
Type Description
OSC1/CLKI
OSC1
CLKI
13 14 30 I
I
ST/CMOS(4) Oscillator crystal or external clock input.
Oscillator crystal input or external clock source input.
ST buffer when configured in RC mode. Otherwise
CMOS.
External clock source input. Always associated with pin
function OSC1 (see OSC1/CLKI, OSC2/CLKO pins).
OSC2/CLKO
OSC2
CLKO
14 15 31 O
O
Oscillator crystal or clock output.
Oscillator crystal output.
Connects to crystal or resonator in Crystal Oscillator
mode.
In RC mode, OSC2 pin outputs CLKO, which has 1/4
the frequency of OSC1 and denotes the instruction
cycle rate.
MCLR/VPP
MCLR
VPP
1218I
P
ST Master Clear (input) or programming voltage (output).
Master Clear (Reset) input. This pin is an active low
RESET to the device.
Programming voltage input.
PORTA is a bi-directional I/O port.
RA0/AN0
RA0
AN0
2319
I/O
I
TTL Digit a l I/O.
Analog input 0.
RA1/AN1
RA1
AN1
3420
I/O
I
TTL Digit a l I/O.
Analog input 1.
RA2/AN2
RA2
AN2
4521
I/O
I
TTL Digit a l I/O.
Analog input 2.
RA3/AN3/VREF
RA3
AN3
VREF
5622
I/O
I
I
TTL Digit a l I/O.
Analog input 3.
A/D reference voltage input.
RA4/T0CKI
RA4
T0CKI
6723
I/O
I
ST Digit a l I/O Open drain when configured as output.
Timer0 external clock input.
RA5/SS/AN4
RA5
SS
AN4
7824
I/O
I
I
TTL Digit a l I/O.
SPI slave select input.
Analog input 4.
Legend: I = input O = output I/O = input/output P = power
= Not used TTL = TTL input ST = Schmitt Trigger input
Note 1: This buffer is a Schmitt Trigger input when configured as an external interrupt.
2: This buffer is a Schmitt Trigger input when used in Serial Programming mode.
3: This buffer is a Schmitt Trigger input when configured as general purpose I/O and a TTL input when used in the Parallel
Slave Port mode (for interfacing to a microprocessor bus).
4: This buffer is a Schmitt Trigger input when configured in RC Oscillator mode and a CMOS input otherwise.
2002 Microchip Technology Inc. DS30325B-page 11
PIC16F7X
PORTB is a bi-directional I/O port. PORTB can be software
programmed for internal weak pull-up on all inputs.
RB0/INT
RB0
INT
33 36 8 I/O
I
TTL/ST(1)
Digit a l I/O.
External interrupt.
RB1 34 37 9 I/O TTL Digit a l I/O.
RB2 353810I/O TTL Digital I/O.
RB3/PGM
RB3
PGM
36 39 11 I/O
I/O
TTL Digit a l I/O.
Low voltage ICSP programming enable pin.
RB4 374114I/O TTL Digital I/O.
RB5 384215I/O TTL Digital I/O.
RB6/PGC
RB6
PGC
39 43 16 I/O
I/O
TTL/ST(2)
Digit a l I/O.
In-Circuit Debugger and ICSP programming clock.
RB7/PGD
RB7
PGD
40 44 17 I/O
I/O
TTL/ST(2)
Digit a l I/O.
In-Circuit Debugger and ICSP programming data.
PORTC is a bi-directional I/O port.
RC0/T1OSO/T1CKI
RC0
T1OSO
T1CKI
15 16 32 I/O
O
I
ST Digit a l I/O.
Timer1 oscillator output.
Timer1 external clock input.
RC1/T1OSI/CCP2
RC1
T1OSI
CCP2
16 18 35 I/O
I
I/O
ST Digit a l I/O.
Timer1 oscillator input.
Capture2 input, Compare2 output, PWM2 output.
RC2/CCP1
RC2
CCP1
17 19 36 I/O
I/O
ST Digit a l I/O.
Capture1 input/Compare1 output/PWM1 output
RC3/SCK/SCL
RC3
SCK
SCL
18 20 37 I/O
I/O
I/O
ST Digital I/O
Synchronous serial clock input/output for SPI mode.
Synchronous serial clock input/output for I2C mode.
RC4/SDI/SDA
RC4
SDI
SDA
23 25 42 I/O
I
I/O
ST Digit a l I/O.
SPI data in.
I2C data I/O.
RC5/SDO
RC5
SDO
24 26 43 I/O
O
ST Digit a l I/O.
SPI data out.
RC6/TX/CK
RC6
TX
CK
25 27 44 I/O
O
I/O
ST Digit a l I/O.
USART asynchronous transmit.
USART 1 synchronous clock.
RC7/RX/DT
RC7
RX
DT
26 29 1 I/O
I
I/O
ST Digit a l I/O.
USART asynchronous receive.
USART synchronous data.
TABLE 1-3: PIC16F74 AND PIC16F77 PINOUT DESCRIPTION (CONTINUED)
Pin Name DIP
Pin# PLCC
Pin# QFP
Pin# I/O/P
Type Buffer
Type Description
Legend: I = input O = output I/O = input/output P = power
= Not used TTL = TTL input ST = Schmitt Trigger input
Note 1: This buffer is a Schmitt Trigger input when configured as an external interrupt.
2: This buffer is a Schmitt Trigger input when used in Serial Programming mode.
3: This buffer is a Schmitt Trigger input when configured as general purpose I/O and a TTL input when used in the Parallel
Slave Port mode (for interfacing to a microprocessor bus).
4: This buffer is a Schmitt Trigger input when configured in RC Oscillator mode and a CMOS input otherwise.
PIC16F7X
DS30325B-page 12 2002 Microchip Technology Inc.
PORTD is a bi-directional I/O port or parallel slave port
when interfacing to a microprocessor bus.
RD0/PSP0
RD0
PSP0
19 21 38 I/O
I/O
ST/TTL(3)
Digit a l I/O.
Parallel Slave Port data.
RD1/PSP1
RD1
PSP1
20 22 39 I
I/O
I/O
ST/TTL(3)
Digit a l I/O.
Parallel Slave Port data.
RD2/PSP2
RD2
PSP2
21 23 40 I
I/O
I/O
ST/TTL(3)
Digit a l I/O.
Parallel Slave Port data.
RD3/PSP3
RD3
PSP3
22 24 41 I/O
I/O
ST/TTL(3)
Digit a l I/O.
Parallel Slave Port data.
RD4/PSP4
RD4
PSP4
27 30 2 I/O
I/O
ST/TTL(3)
Digit a l I/O.
Parallel Slave Port data.
RD5/PSP5
RD5
PSP5
28 31 3 I/O
I/O
ST/TTL(3)
Digit a l I/O.
Parallel Slave Port data.
RD6/PSP6
RD6
PSP6
29 32 4 I/O
I/O
ST/TTL(3)
Digit a l I/O.
Parallel Slave Port data.
RD7/PSP7
RD7
PSP7
30 33 5 I/O
I/O
ST/TTL(3)
Digit a l I/O.
Parallel Slave Port data.
PORTE is a bi-directional I/O port.
RE0/RD/AN5
RE0
RD
AN5
8925
I/O
I
I
ST/TTL(3)
Digit a l I/O.
Read control for parallel slave port .
Analog input 5.
RE1/WR/AN6
RE1
WR
AN6
91026
I/O
I
I
ST/TTL(3)
Digit a l I/O.
Write control for parallel slave port .
Analog input 6.
RE2/CS/AN7
RE2
CS
AN7
10 11 27 I/O
I
I
ST/TTL(3)
Digit a l I/O.
Chip select control for parallel slave port .
Analog input 7.
VSS 12,31 13,34 6,29 P Ground reference for logic and I/O pins.
VDD 11,32 12,35 7,28 P Positive supply for logic and I/O pins.
NC 1,17,2
8, 40 12,13,
33, 34 These pins are not internally connected. These pins should
be left unconnected.
TABLE 1-3: PIC16F74 AND PIC16F77 PINOUT DESCRIPTION (CONTINUED)
Pin Name DIP
Pin# PLCC
Pin# QFP
Pin# I/O/P
Type Buffer
Type Description
Legend: I = input O = output I/O = input/output P = power
= Not used TTL = TTL input ST = Schmitt Trigger input
Note 1: This buffer is a Schmitt Trigger input when configured as an external interrupt.
2: This buffer is a Schmitt Trigger input when used in Serial Programming mode.
3: This buffer is a Schmitt Trigger input when configured as general purpose I/O and a TTL input when used in the Parallel
Slave Port mode (for interfacing to a microprocessor bus).
4: This buffer is a Schmitt Trigger input when configured in RC Oscillator mode and a CMOS input otherwise.
2002 Microchip Technology Inc. DS30325B-page 13
PIC16F7X
2.0 MEMORY ORGANIZATION
There are two memory blocks in each of these
PICmicro® MCUs. The Program Memory and Data
Memory have separate buses so that concurrent
access can occur and is detailed in this section. The
Prog ram Mem ory can be read i nternal ly by us er code
(see Section 3.0).
Addit ional informat ion on devi ce memory may be found
in the PICmicro Mid-Range Reference Manual
(DS33023).
2.1 Program Memory Organization
The PIC16F7X devices have a 13-bit program counter
capable of addressing an 8K word x 14-bit program
memory space. The PIC16F77/76 devices have
8K words of FLASH program memory and the
PIC16F73/74 devices have 4K words. The program
memory maps for PIC16F7X devices are shown in
Figure 2-1. Accessing a location above the physically
implemented address will cause a wraparound.
The RESET Vector is at 000 0h and the Inte rrupt V ec tor
is at 0004h.
2.2 Data Memory Organizati on
The Data Memory is partitioned into multiple banks,
which contain the General Purpose Registers and the
Special Function Registers. Bits RP1 (STATUS<6>)
and RP0 (STATUS<5>) are the bank select bits:
Each bank extends up to 7Fh (128 bytes). The lower
locations of each bank are reserved for the Special
Functio n Register s. Above the Spe cial Function Regis-
ters are General Purpose Registers, implemented as
static RAM. All implemented banks contain Special
Function Registers. Some frequently used Special
Function Registers from one bank may be mirrored in
another bank for code reduction and quicker access.
2.2. 1 GENER AL PURPOSE REGISTER
FILE
The register file (shown in Figure 2-2 and Figure 2-3)
can be accessed either directly, or indirectly, through
the File Select Register FSR.
FIGURE 2-1: PROGRAM MEMORY MAPS AND STACKS FOR PIC16F7X DEVICES
RP1:RP0 Bank
00 0
01 1
10 2
11 3
PC<12:0>
13
0000h
0004h
0005h
Stack Level 1
Stack Level 8
RESET Vector
Interrupt Vector
On-Chip
CALL, RETURN
RETFIE, RETLW
1FFFh
Stack Level 2
Program
Memory
Page 0
Page 1
07FFh
0800h
0FFFh
1000h
17FFh
1800h
RESET Vector
Interrupt Vector
Page 0
Page 1
Page 2
Page 3
0000h
0004h
0005h
1FFFh
07FFh
0800h
0FFFh
1000h
PC<12:0>
13
Stack Level 1
Stack Level 8
CALL, RETURN
RETFIE, RETLW
Stack Level 2
Unimplemented
Read as 0
On-Chip
Program
Memory
PIC16F76/77 PIC16F73/74
PIC16F7X
DS30325B-page 14 2002 Microchip Technology Inc.
FIGURE 2-2: PI C16F77 /76 REGIS TER F ILE MAP
Indirect addr.(*)
TMR0
PCL
STATUS
FSR
PORTA
PORTB
PORTC
PCLATH
INTCON
PIR1
TMR1L
TMR1H
T1CON
TMR2
T2CON
SSPBUF
SSPCON
CCPR1L
CCPR1H
CCP1CON
OPTION_REG
PCL
STATUS
FSR
TRISA
TRISB
TRISC
PCLATH
INTCON
PIE1
PCON
PR2
SSPSTAT
00h
01h
02h
03h
04h
05h
06h
07h
08h
09h
0Ah
0Bh
0Ch
0Dh
0Eh
0Fh
10h
11h
12h
13h
14h
15h
16h
17h
18h
19h
1Ah
1Bh
1Ch
1Dh
1Eh
1Fh
80h
81h
82h
83h
84h
85h
86h
87h
88h
89h
8Ah
8Bh
8Ch
8Dh
8Eh
8Fh
90h
91h
92h
93h
94h
95h
96h
97h
98h
99h
9Ah
9Bh
9Ch
9Dh
9Eh
9Fh
20h A0h
7Fh FFh
Bank 0 Bank 1
Unimplemented data memory locations, read as 0.
* Not a physical register.
Note 1: These registers are not imple me nted on 28-pin devi ce s.
File
Address
Indirect addr.(*) Indirect addr.(*)
PCL
STATUS
FSR
PCLATH
INTCON
PCL
STATUS
FSR
PCLATH
INTCON
100h
101h
102h
103h
104h
105h
106h
107h
108h
109h
10Ah
10Bh
10Ch
10Dh
10Eh
10Fh
110h
111h
112h
113h
114h
115h
116h
117h
118h
119h
11Ah
11Bh
11Ch
11Dh
11Eh
11Fh
180h
181h
182h
183h
184h
185h
186h
187h
188h
189h
18Ah
18Bh
18Ch
18Dh
18Eh
18Fh
190h
191h
192h
193h
194h
195h
196h
197h
198h
199h
19Ah
19Bh
19Ch
19Dh
19Eh
19Fh
120h 1A0h
17Fh 1FFh
Bank 2 Bank 3
Indirect addr.(*)
PORTD(1)
PORTE(1) TRISD(1)
TRISE(1)
TMR0 OPTION_REG
PIR2 PIE2
RCSTA
TXREG
RCREG
CCPR2L
CCPR2H
CCP2CON
ADRES
ADCON0
TXSTA
SPBRG
ADCON1
General
Purpose
Register
General
Purpose
Register
General
Purpose
Register
General
Purpose
Register
1EFh
1F0h
accesses
70h - 7Fh
EFh
F0h
accesses
70h-7Fh
16Fh
170h
accesses
70h-7Fh
General
Purpose
Register
General
Purpose
Register
TRISB
PORTB
96 Bytes 80 Bytes 80 Bytes 80 Bytes
16 Bytes 16 Bytes
PMDATA
PMADR PMCON1
PMDATH
PMADRH
File
Address
File
Address
File
Address
SSPADD
2002 Microchip Technology Inc. DS30325B-page 15
PIC16F7X
FIGURE 2-3: PI C16F74 /73 REGIS TER F ILE MAP
Indirect addr.(*)
TMR0
PCL
STATUS
FSR
PORTA
PORTB
PORTC
PCLATH
INTCON
PIR1
TMR1L
TMR1H
T1CON
TMR2
T2CON
SSPBUF
SSPCON
CCPR1L
CCPR1H
CCP1CON
OPTION_REG
PCL
STATUS
FSR
TRISA
TRISB
TRISC
PCLATH
INTCON
PIE1
PCON
PR2
SSPSTAT
00h
01h
02h
03h
04h
05h
06h
07h
08h
09h
0Ah
0Bh
0Ch
0Dh
0Eh
0Fh
10h
11h
12h
13h
14h
15h
16h
17h
18h
19h
1Ah
1Bh
1Ch
1Dh
1Eh
1Fh
80h
81h
82h
83h
84h
85h
86h
87h
88h
89h
8Ah
8Bh
8Ch
8Dh
8Eh
8Fh
90h
91h
92h
93h
94h
95h
96h
97h
98h
99h
9Ah
9Bh
9Ch
9Dh
9Eh
9Fh
20h A0h
7Fh FFh
Bank 0 Bank 1
File
Address
Indirect addr.(*) Indirect addr.(*)
PCL
STATUS
FSR
PCLATH
INTCON
PCL
STATUS
FSR
PCLATH
INTCON
100h
101h
102h
103h
104h
105h
106h
107h
108h
109h
10Ah
10Bh
180h
181h
182h
183h
184h
185h
186h
187h
188h
189h
18Ah
18Bh
17Fh 1FFh
Bank 2 Bank 3
Indirect addr.(*)
PORTD(1)
PORTE(1) TRISD(1)
TRISE(1)
TMR0 OPTION_REG
PIR2 PIE2
RCSTA
TXREG
RCREG
CCPR2L
CCPR2H
CCP2CON
ADRES
ADCON0
TXSTA
SPBRG
ADCON1
General
Purpose
Register
General
Purpose
Register
1EFh
1F0h
accesses
A0h - FFh
16Fh
170h
accesses
20h-7Fh
TRISB
PORTB
96 Bytes 96 Bytes
10Ch
10Dh
10Eh
10Fh
110h
18Ch
18Dh
18Eh
18Fh
190h
PMDATA
PMADR PMCON1
PMDATH
PMADRH
Unimplemented data memory locations, read as 0.
* Not a physic al regis ter.
Note 1: These registers are not implemented on 28-pin devices.
120h 1A0h
File
Address
File
Address
File
Address
SSPADD
PIC16F7X
DS30325B-page 16 2002 Microchip Technology Inc.
2.2.2 SPECIAL FUNCTION REGISTERS
The Special Function Registers are registers used by
the CPU and peripheral modules for controlling the
desired operation of the device. These registers are
implemented as static RAM. A list of these registers is
given in Ta ble 2-1.
The Special Function Registers can be classified into
two sets: core (CPU) and peripheral. Those registers
associated with the core functions are described in
detail in this section. Those related to the operation of
the peripheral features are described in detail in the
peripheral feature section.
TABLE 2-1: SPECIAL FUNCTION REGISTER SUMMARY
Address Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Value on:
POR,
BOR
Details
on page
Ba n k 0
00h(4) INDF Addressing this location uses contents of FSR to address data memory (not a physical register) 0000 0000 27, 96
01h TMR0 Timer0 Module Register xxxx xxxx 45, 96
02h(4) PCL Program Counter (PC) Least Significant Byte 0000 0000 26, 96
03h(4) STATUS IRP RP1 RP0 TO PD ZDCC
0001 1xxx 19, 96
04h(4) FSR Indirect Data Memory Address Pointer xxxx xxxx 27, 96
05h PORTA POR TA Data Latch when written: PORTA pins when read --0x 0000 32, 96
06h PORTB PORTB Data Latch when written: PORTB pins when read xxxx xxxx 34, 96
07h PORTC PORTC Data Latch when written: PORTC pins when read xxxx xxxx 35, 96
08h(5) PORTD PORTD Data Latch when written: PORTD pins when read xxxx xxxx 36, 96
09h(5) PORTE RE2 RE1 RE0 ---- -xxx 39, 96
0Ah(1,4) PCLATH Write Buffer for the upper 5 bits of the Program Counter ---0 0000 26, 96
0Bh(4) INTCON GIE PEIE TMR0IE INTE RBIE TMR0IF INTF RBIF 0000 000x 21, 96
0Ch PIR1 PSPIF(3) ADIF RCIF TXIF SSPIF CCP1IF TMR2IF TMR1IF 0000 0000 23, 96
0Dh PIR2 CCP2IF ---- ---0 24, 96
0Eh TMR1L Holding Register for the Least Significant Byte of the 16-bit TMR1 Register xxxx xxxx 50, 96
0Fh TMR1H Holding Register for the Most Significant Byte of the 16-bit TMR1 Register xxxx xxxx 50, 96
10h T1CON T1CKPS1 T1CKPS0 T1OSCEN T1SYNC TMR1CS TMR1ON --00 0000 47, 96
11h TMR2 Timer2 Module Register 0000 0000 52, 96
12h T2CON TOUTPS3 TOUTPS2 TOUTPS TOUTPS0 TMR2ON T2CKPS1 T2CKPS0 -000 0000 52, 96
13h SSPBUF Synchronous Serial Port Receive Buffer/Transmit Register xxxx xxxx 64, 68, 96
14h SSPCON WCOL SSPOV SSPEN CKP SSPM3 SSPM2 SSPM1 SSPM0 0000 0000 61, 96
15h CCPR1L Capture/Compare/PWM Register1 (LSB) xxxx xxxx 56, 96
16h CCPR1H Capture/Compare/PWM Register1 (MSB) xxxx xxxx 56, 96
17h CCP1CON CCP1X CCP1Y CCP1M3 CCP1M2 CCP1M1 CCP1M0 --00 0000 54, 96
18h RCSTA SPEN RX9 SREN CREN FERR OERR RX9D 0000 -00x 70, 96
19h TXREG USART Tr ansmit Dat a Register 0000 0000 74, 96
1Ah RCREG USART Re cei v e Da t a Re g ist er 0000 0000 76, 96
1Bh CCPR2L Capture/Compare/PWM Register2 (LSB) xxxx xxxx 58, 96
1Ch CCPR2H Capture/Compare/PWM Register2 (MSB) xxxx xxxx 58, 96
1Dh CCP2CON CCP2X CCP2Y CCP2M3 CCP2M2 CCP2M1 CCP2M0 --00 0000 54, 96
1Eh ADRE S A/D Resu lt Reg ister By te xxxx xxxx 88, 96
1Fh ADCON0 ADCS1 ADCS0 CHS2 CHS1 CHS0 GO/
DONE ADON 0000 00-0 83, 96
Legend: x = unknown, u = uncha nged, q = value depends on condition, - = unimplemented, read as '0', r = res erv ed.
Shaded locat i ons are unimplemented, read as 0.
Note 1: The upper byte of the program count er is not directly accessible. PCLATH is a holding register for the PC<12:8>, whose
contents are tra nsferred to the upper byte of the program counter during branches (CALL or GOTO).
2: Other (non power-up) RESETS include extern al RESET through MCLR and Watchdog Timer Reset.
3: Bits PS PIE and PSPIF ar e reserved on the 28-pin devic es; always maintain thes e bits clear.
4: These regi st ers can be addressed from any bank.
5: PORTD, PORTE, TRISD, and TRISE are not phy sically implemented on the 28-pin devices , read as 0.
6: This bit always reads as a 1.
2002 Microchip Technology Inc. DS30325B-page 17
PIC16F7X
Bank 1
80h(4) INDF Addressing this location uses contents of FSR to address data memory (not a physical register) 0000 0000 27, 96
81h OPTION_REG RBPU INTEDG T0CS T0SE PSA PS2 PS1 PS0 1111 1111 20, 44, 96
82h(4) PCL Program Counters (PC) Least Significant Byte 0000 0000 26, 96
83h(4) STATUS IRP RP1 RP0 TO PD ZDCC0001 1xxx 19, 96
84h(4) FSR Indirect data memory address pointer xxxx xxxx 27, 96
85h TRISA PORTA Data Direction Register --11 1111 32, 96
86h TRISB PORTB Data Direction Register 1111 1111 34, 96
87h TRISC PORTC Data Direction Register 1111 1111 35, 96
88h(5) TRISD PORTD Data Di r ecti on Register 1111 1111 36, 96
89h(5) TRISE IBF OBF IBOV PSPMODE PORTE Data Direction Bits 0000 -111 38, 96
8Ah(1,4) PCLATH Write Buffer for the upper 5 bits of the Program Counter ---0 0000 21, 96
8Bh(4) INTCON GIE PEIE TMR0IE INTE RBIE TMR0IF INTF RBIF 0000 000x 23, 96
8Ch PIE1 PSPIE(3) ADIE RCIE TXIE SSPIE CCP1IE TMR2IE TMR1IE 0000 0000 22, 96
8Dh PIE2 CCP2IE ---- ---0 24, 97
8Eh PCON POR BOR ---- --qq 25, 97
8Fh Unimplemented
90h Unimplemented
91h Unimplemented
92h PR2 Ti mer2 Period Register 1111 1111 52, 97
93h SSPADD Synchronous Serial Port (I2C mode) Address Register 0000 0000 68, 97
94h SSPSTAT SMP CKE D/A PSR/WUA BF 0000 0000 60, 97
95h Unimplemented
96h Unimplemented
97h Unimplemented
98h TXSTA CSRC TX9 TXEN SYNC BRGH TRMT TX9D 0000 -010 69, 97
99h SPBRG Baud Rate Generator Register 0000 0000 71, 97
9Ah Unimplemented
9Bh Unimplemented
9Ch Unimplemented
9Dh Unimplemented
9Eh Unimplemented
9Fh ADCON1 PCFG2 PCFG1 PCFG0 ---- -000 84, 97
TABLE 2-1: SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED)
Address Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Value on:
POR,
BOR
Details
on page
Legend: x = unknown, u = unchanged, q = value dep ends on condition, - = unimplemented, read as '0', r = reserved.
Shaded locat i ons are unimplemented, read as 0.
Note 1: The upper byte of the program count er is not directly accessible. PCLATH is a holding register for the PC<12:8>, whose
contents are tra nsferred to the upper byte of the program counter during branches (CALL or GOTO).
2: Other (non power-up) RESETS include extern al RESET through MCLR and Watchdog Timer Reset.
3: Bits PS PIE and PSPIF ar e reserved on the 28-pin devic es; always maintain thes e bits clear.
4: These regi st ers can be addressed from any bank.
5: PORTD, PORTE, TRISD, and TRISE are not phy sically implemented on the 28-pin devices , read as 0.
6: This bit always reads as a 1.
PIC16F7X
DS30325B-page 18 2002 Microchip Technology Inc.
Bank 2
100h(4) INDF Addressing this location uses contents of FSR to address data memory (not a physical register) 0000 0000 27, 96
101h TMR0 Timer0 Module Register xxxx xxxx 45, 96
102h(4) PCL Program Counter (PC) Least Significant Byte 0000 0000 26, 96
103h(4) STATUS IRP RP1 RP0 TO PD ZDCC0001 1xxx 19, 96
104h(4) FSR Indirect Data Memory Address Pointer xxxx xxxx 27, 96
105h Unimplemented
106h PORTB PORTB Data Latch when written: PORTB pins when read xxxx xxxx 34, 96
107h Unimplemented
108h Unimplemented
109h Unimplemented
10Ah(1,4) PCLATH Write Buffer for the upper 5 bits of the Program Counter ---0 0000 21, 96
10Bh(4) INTCON GIE PEIE TMR0IE INTE RBIE TMR0IF INTF RBIF 0000 000x 23, 96
10Ch PMDATA Data Register Low Byte xxxx xxxx 29, 97
10Dh PMADR Address Register Low Byte xxxx xxxx 29, 97
10Eh PMDATH Data Register High Byte xxxx xxxx 29, 97
10Fh PMADRH Address Register High Byte xxxx xxxx 29, 97
Ba n k 3
180h(4) INDF Addressing this location uses contents of FSR to address data memory (not a physical register) 0000 0000 27, 96
181h OPTION_REG RBPU INTEDG T0CS T0SE PSA PS2 PS1 PS0 1111 1111 20, 44, 96
182h(4) PCL Program Counter (PC) Least Significant Byte 0000 0000 26, 96
183h(4) STATUS IRP RP1 RP0 TO PD ZDCC
0001 1xxx 19, 96
184h(4) FSR Indirect Data Memory Address Pointer xxxx xxxx 27, 96
185h Unimplemented
186h TRISB PORTB Data Direction Register 1111 1111 34, 96
187h Unimplemented
188h Unimplemented
189h Unimplemented
18Ah(1,4) PCLATH Write Buffer for the upper 5 bits of the Program Counter ---0 0000 21, 96
18Bh(4) INTCON GIE PEIE TMR0IE INTE RBIE TMR0IF INTF RBIF 0000 000x 23, 96
18Ch PMCON1 (6) RD 1--- ---0 29, 97
18Dh Unimplemented
18Eh Reserved maintain clear 0000 0000
18Fh Reserved maintain clear 0000 0000
TABLE 2-1: SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED)
Address Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Value on:
POR,
BOR
Details
on page
Legend: x = unknown, u = uncha nged, q = value depends on condition, - = unimplemented, read as '0', r = res erv ed.
Shaded locat i ons are unimplemented, read as 0.
Note 1: The upper byte of the program count er is not directly accessible. PCLATH is a holding register for the PC<12:8>, whose
contents are tra nsferred to the upper byte of the program counter during branches (CALL or GOTO).
2: Other (non power-up) RESETS include extern al RESET through MCLR and Watchdog Timer Reset.
3: Bits PS PIE and PSPIF ar e reserved on the 28-pin devic es; always maintain thes e bits clear.
4: These regi st ers can be addressed from any bank.
5: PORTD, PORTE, TRISD, and TRISE are not phy sically implemented on the 28-pin devices , read as 0.
6: This bit always reads as a 1.
2002 Microchip Technology Inc. DS30325B-page 19
PIC16F7X
2.2.2.1 STATUS Register
The STATUS register contains the arithmetic status of
the ALU, th e RESET s tatu s and the ba nk sele ct bit s for
data memory.
The STATUS register can be the destination for any
instruction, as with any other register. If the STATUS
register is the destination for an instruction that affects
the Z, DC, or C bit s, then the writ e to these thre e bit s is
disabl ed. These bit s are set or clea red according to the
device logic. Furthermore, the TO and PD bits are not
writable, therefore, the result of an instruction with the
STATUS register as destination may be different than
intended.
For example, CLRF STATUS will clear the upper three
bits and set the Z bit. This leaves the STATUS register
as 000u u1uu (where u = unchanged).
It is recommended, therefore, that only BCF, BSF,
SWAPF and MOVWF instructions are used to alter the
STATUS register, because these instructions do not
affect the Z, C, or DC bits from the STATUS register.
For o t her in s tru ct i o ns no t aff ec t in g an y s tat us b its, s ee
the "Instruction Set Summary."
REGISTER 2-1: STATUS REGISTER (ADDRESS 03h, 83h, 103h, 183h)
Note 1: The C and DC bits operate as a borrow
and digit borrow bit, respectively, in sub-
traction. See the SUBLW and SUBWF
instructions for examples.
R/W-0 R/W-0 R/W-0 R-1 R-1 R/W-x R/W-x R/W-x
IRP RP1 RP0 TO PD ZDCC
bit 7 bit 0
bit 7 IRP: Register Bank Select bit (use d for indirect addressing)
1 = Bank 2, 3 (100h - 1FFh)
0 = Bank 0, 1 (00h - FFh)
bit 6-5 RP1:RP0: Register Bank Select bits (used for direct addressing)
11 = Bank 3 (180h - 1FFh)
10 = Bank 2 (100h - 17Fh)
01 = Bank 1 (80h - FFh)
00 = Bank 0 (00h - 7Fh)
Each bank is 128 bytes
bit 4 TO: Time-out bit
1 = After power-up, CLRWDT instruction, or SLEEP instruction
0 = A WDT time-out occurred
bit 3 PD: Power-down bit
1 = After powe r-up or by the CLRWDT instruction
0 = By execution of the SLEEP instruction
bit 2 Z: Zero bit
1 = The result of an arithmetic or logic operation is zero
0 = The result of an arithmetic or logic operation is not zero
bit 1 DC: Digit carry/borrow bit (ADDWF, ADDLW, SUBLW, SUBWF instructions)
1 = A carry-out from the 4th low order bit of the result occurred
0 = No carry-out from the 4th low order bit of the result
bit 0 C: Carry/borrow bit (ADDWF, ADDLW, SUBLW, SUBWF instructions)
1 = A carry-out from the Most Significant bit of the result occurred
0 = No carry-out from the Most Significant bit of the result occurred
Note: For borrow, the polarity is reversed. A subtraction is executed by adding the twos
complement of the second operand. For rotate (RRF, RLF) instructions, this bit is
loaded with either the high or low order bit of the source register.
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
- n = Value at POR reset 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
PIC16F7X
DS30325B-page 20 2002 Microchip Technology Inc.
2.2.2.2 OPTION_REG Regi st er
The OPTION_REG register is a readable and writable
register, which cont ains various control bit s to configure
the TMR0 prescaler/WDT postscaler (single assign-
able re gister known a lso as the pres caler), t he Ext ernal
INT Int errupt, T MR0 and the w eak pul l-up s on POR TB.
REGISTER 2-2: OPTION_REG REGISTER (ADDRESS 81h, 181h)
Note: To achieve a 1:1 prescaler assignment for
the TMR0 register, assign the prescaler to
the Watchdog Timer.
R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1
RBPU INTEDG T0CS T0SE PSA PS2 PS1 PS0
bit 7 bit 0
bit 7 RBPU: PORTB Pull-up Enab le bit
1 = PORTB pull-ups are disabled
0 = PORTB pull-ups are enabled by individual port latch values
bit 6 INTEDG: Interrupt Edge Select bit
1 = Interrupt on rising edge of RB0/INT pin
0 = Interrupt on falling edge of RB0/INT pin
bit 5 T0CS: TMR0 Clock Source Select bit
1 = Transition on RA4/T0CKI pin
0 = Internal instruction cycle clock (CLKOUT)
bit 4 T0SE: TMR0 Source Edge Select bit
1 = Increment on high-to-low transition on RA4/T0CKI pin
0 = Increment on low-to-high transition on RA4/T0CKI pin
bit 3 PSA: Presca ler Ass ign me nt bit
1 = Prescaler is assigned to the WDT
0 = Prescaler is assigned to the Timer0 module
bit 2-0 PS2:PS0: Prescaler Rate Select bits
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
- n = Value at POR rese t 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
000
001
010
011
100
101
110
111
1 : 2
1 : 4
1 : 8
1 : 16
1 : 32
1 : 64
1 : 128
1 : 256
1 : 1
1 : 2
1 : 4
1 : 8
1 : 16
1 : 32
1 : 64
1 : 128
Bit Value TMR0 Rate WDT Rate
2002 Microchip Technology Inc. DS30325B-page 21
PIC16F7X
2.2.2.3 INTCON Register
The INTCON register is a readable and writable regis-
ter, which contains various enable and flag bits for the
TMR0 register overflow, RB Port change and External
RB0/INT pin interrupts.
REGISTER 2-3: INTCON REGISTER (ADDRESS 0Bh, 8Bh, 10Bh, 18Bh)
Note: Interru pt fl ag bit s are se t w he n an in terru pt
conditi on occ urs , re gardless of the st a te of
its corresponding enable bit or the global
enable bit, GIE (INTCON<7>). User soft-
ware should ensure the appropriate inter-
rupt flag bits are clear prior to enabling an
interrupt.
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-x
GIE PEIE TMR0IE INTE RBIE TMR0IF INTF RBIF
bit 7 bit 0
bit 7 GIE: Gl obal Interrupt Enable bit
1 = Enables all unmasked interrupts
0 = Disables all interru pt s
bit 6 PEIE: Peripheral Interrupt Enable bit
1 = Enables all unmasked peripheral interrupts
0 = Disables all peripheral interrupts
bit 5 TMR0IE: TMR0 Overflow Interrupt Enable bit
1 = Enables the TMR0 interrupt
0 = Disables the TMR0 interrupt
bit 4 INTE: RB0/INT External Interrupt Enable bit
1 = Enables the RB0/INT external interrupt
0 = Disables the RB0/INT external interrupt
bit 3 RBIE: RB Port Change Interrupt Enable bit
1 = Enables the RB port change interrupt
0 = Disables the RB port change interrupt
bit 2 TMR0IF: TMR0 Overflow Interrupt Flag bit
1 = TMR0 register has overflowed (must be cleared in software)
0 = TMR0 register did not overflow
bit 1 INTF: RB0/INT External Interrupt Flag bit
1 = The RB0/INT external interrupt occurred (must be cleared in software)
0 = The RB0/INT external interrupt did not occur
bit 0 RBIF: RB Port Change Interrupt Fla g bit
A mismatc h cond ition wi ll cont inue to s et flag b it RBIF. Reading POR TB w ill end the misma tch
condition and allow flag bit RBIF to be cleared.
1 = At least one of the RB7:RB4 pins changed state (must be cleared in software)
0 = None of the RB7:RB4 pins have changed state
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
- n = Value at POR reset 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
PIC16F7X
DS30325B-page 22 2002 Microchip Technology Inc.
2.2.2.4 PIE1 Register
The PIE1 regi ster cont ains the indivi dual enable b its for
the peripheral interrupts.
REGISTER 2-4: PIE1 REGISTER (ADDRESS 8Ch)
Note: Bit PEIE (INTCON<6>) must be set to
enable any peripheral interrupt.
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
PSPIE(1) ADIE RCIE TXIE SSPIE CCP1IE TMR2IE TMR1IE
bit 7 bit 0
bit 7 PSPIE(1): Parall el Slav e Port Read/ W r i te Interru pt Enab le bit
1 = Enables the PSP read/write interrupt
0 = Disables the PSP read/write interrupt
bit 6 ADIE: A/D Converter Interrupt Enable bit
1 = Enables the A/D converter interrupt
0 = Disables the A/D converter interrupt
bit 5 RCIE: USART Receive Interrupt Enable bit
1 = Enables the USART receive interrupt
0 = Disables the USART receive interrupt
bit 4 TXIE: USART Transmit Interrupt Enable bit
1 = Enables the USART transmit interrupt
0 = Disables the USART transmit interrupt
bit 3 SSPIE: Synchronous Serial Port Interrupt Enable bit
1 = Enables the SSP interrupt
0 = Disables the SSP interrupt
bit 2 CCP1IE: CCP1 Interrupt Enable bit
1 = Enables the CCP1 interrupt
0 = Disables the CCP1 interrupt
bit 1 TMR2IE: TMR2 to PR2 Match Interru pt Enab le bit
1 = Enables the TMR2 to PR2 match interrupt
0 = Disables the TMR2 to PR2 match interrupt
bit 0 TMR1IE: TMR1 Overflow Interrupt Enable bit
1 = Enables the TMR1 overflow interrupt
0 = Disables the TMR1 overflow interrupt
Note 1: PSPIE is reserved on 28-pin devices; always maintain this bit clear.
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
- n = Value at POR reset 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
2002 Microchip Technology Inc. DS30325B-page 23
PIC16F7X
2.2.2.5 PIR1 Register
The PIR1 register contains the individual flag bits for
the peripheral interrupts.
REGISTER 2-5: PIR1 REGISTER (ADDRESS 0Ch)
Note: Interrupt flag bits are set when an interrupt
condition occurs, regardless of the state of
its corresponding enable bit or the global
enable bit, GIE (INTCON<7>). User soft-
ware should ensure the appropriate interrupt
bits a re c le ar pri or to en ab li ng an i nterrupt.
R/W-0 R/W-0 R-0 R-0 R/W-0 R/W-0 R/W-0 R/W-0
PSPIF(1) ADIF RCIF TXIF SSPIF CCP1IF TMR2IF TMR1IF
bit 7 bit 0
bit 7 PSPIF(1): Parall el Slave Port Read/ Write In t errupt Flag bit
1 = A read or a wr ite oper at i on has taken pla ce ( m ust be cleared in software )
0 = No read or write has occurred
bit 6 ADIF: A/D Converter Interrupt Flag bit
1 = An A/D conversion is completed (must be cl ea red in softwar e)
0 = The A/D conversion is not complete
bit 5 RCIF: USART Receive Interrupt Flag bit
1 = The USART receive buffer is full
0 = The USART receive buffer is empty
bit 4 TXIF: US A RT Tra n smit Interru pt Flag b i t
1 = The USART transmit buffer is empty
0 = The USART transmit buffer is full
bit 3 SSPIF: Synch ronous Serial Port (SSP) Interrup t Flag
1 = The SSP in terr upt condition has occu rred, and mus t be cl ear ed in softwar e bef or e
returning from the Interrupt Service Routine. The conditions that will set this bit are:
SPI
A transmission/r eception has taken pl ace.
I2 C Slave
A transmission/r eception has taken pl ace.
I2 C Master
A transmission/r eception has taken pl ace.
The initia ted START condition was completed by t he SSP module .
The initia t ed STOP condition was co m pl et ed by t he SSP module .
The initia t ed Restart conditi on was com plet ed by the SSP mo dule.
The initiated Ackno wledge condition wa s com p leted by the SSP module.
A START condition occurr ed w hile the SSP m odule was IDLE (multi-master syste m ).
A STOP con dit io n oc curred wh ile the SSP modu le w as IDLE (mult i-m aster system).
0 = No SSP interrupt con dition has occurred
bit 2 CCP1IF: CC P1 Inte rrup t Flag bi t
Capture m ode:
1 = A TMR1 reg is t er capture occu rred (must be cl ear ed in software)
0 = No TMR1 register capture occurred
Compare m ode:
1 = A TMR1 register compare match occurred (must be cleared in software)
0 = No TMR 1 re gi st er com par e m at ch occurred
PWM mode:
Unused in this mode
bit 1 TMR2IF: TMR2 to PR2 Match Interrupt Flag bit
1 = TMR2 to PR2 match occurred (must be cleared in software)
0 = No TMR2 to PR2 match occurred
bit 0 TMR1IF: TMR1 Overflow Interrupt Flag bit
1 = TMR1 register overflowed (must be cleared in software)
0 = TMR1 re gi ster did not overf l ow
Note 1: PSPIF is reserved on 28-pin devices; always maintain this bit clear.
Legend:
R = Readable bit W = Writable bit U = Unimplemented bi t, r ead as 0
- n = Value at POR reset 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
PIC16F7X
DS30325B-page 24 2002 Microchip Technology Inc.
2.2.2.6 PIE2 Register
The PIE2 regi ster cont ains the indivi dual enable b its for
the CCP2 peripheral interrupt.
REGISTER 2-6: PIE2 REGISTER (ADDRESS 8Dh)
2.2.2.7 PIR2 Register
The PIR2 register contains the flag bits for the CCP2
interrupt.
REGISTER 2-7: PIR2 REGISTER (ADDRESS 0Dh)
U-0 U-0 U-0 U-0 U-0 U-0 U-0 R/W-0
CCP2IE
bit 7 bit 0
bit 7-1 Unimplemented: Read as '0'
bit 0 CCP2IE: CCP2 Interrupt Enable bit
1 = Enables the CCP2 interrupt
0 = Disables the CCP2 interrupt
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
- n = Value at POR reset 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
Note: Interru pt fl ag bits are se t whe n an in terru pt
conditi on occ urs , re gardless of the st a te of
its corresponding enable bit or the global
enable bit, GIE (INTCON<7>). User soft-
ware should ensure the appropriate inter-
rupt flag bits are clear prior to enabling an
interrupt.
U-0 U-0 U-0 U-0 U-0 U-0 U-0 R/W-0
CCP2IF
bit 7 bit 0
bit 7-1 Unimplemented: Read as '0'
bit 0 CCP2IF: CCP2 Interrupt Flag bit
Capture mode:
1 = A TMR1 register capture occurred (must be cleared in software)
0 = No TMR1 register capture occurred
Compare mode:
1 = A TMR1 register compare match occurred (must be cleared in software)
0 = No TMR1 register compare match occurred
PWM mo de:
Unused
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
- n = Value at POR reset 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
2002 Microchip Technology Inc. DS30325B-page 25
PIC16F7X
2.2.2.8 PCON Regist er
The Power Control (PCON) register contains flag bits
to allow differentiation between a Power-on Reset
(POR), a Brown-out Reset (BOR), a Watchdog Reset
(WDT) and an external MCLR Reset.
REGISTER 2-8: PCON REGISTER (ADDRESS 8Eh)
Note: BOR is un known on P OR. It must be set by
the user and checked on subsequent
RESETS to see if BOR is clear, indicating
a brown- out has occurre d. The BOR st atus
bit is not p redict able if th e brown-out ci rcuit
is disabled (by clearing the BODEN bit in
the configuration word).
U-0 U-0 U-0 U-0 U-0 U-0 R/W-0 R/W-1
POR BOR
bit 7 bit 0
bit 7-2 Unimplemented: Read as '0'
bit 1 POR: Power-on Reset Status bit
1 = No Power-on Reset occurred
0 = A Power-on Reset occurred (must be set in software after a Power-on Reset occurs)
bit 0 BOR: Brown-out Reset Status bit
1 = No Brown-out Reset occurred
0 = A Brown-out Reset occurred (must be set in software after a Brown-out Reset occurs)
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
- n = Value at POR reset 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
PIC16F7X
DS30325B-page 26 2002 Microchip Technology Inc.
2.3 PCL and PCLATH
The pr ogram count er (PC) is 13 bit s wide. The low by te
comes from the PCL register, which is a readable and
writable register. The upper bits (PC<12:8>) are not
readable, but are indirectly writable through the
PCLATH register. On any RESET, the upper bit s of the
PC will b e clea red. Fig ure 2-4 shows th e two sit uat ions
for the l oading of th e PC. The up per ex ample in the fi g-
ure shows how the PC is loaded on a write to PCL
(PCLATH<4:0> PCH). The lower exampl e i n th e fi g-
ure shows how the PC is loaded during a CALL or GOTO
instruction (PCLAT H<4:3> PCH).
FIGURE 2-4: LOADING OF PC IN
DIFFERENT SITUATIONS
2.3.1 COMPUTED GOTO
A comput ed GOTO is a ccom pli shed by a ddi ng a n offset
to the program counter (ADDWF PCL). When doing a
table read using a computed GOTO method, care
should be ex ercise d if th e t able loca tion c rosse s a PCL
memory boundary (each 256 byte block). Refer to the
Application Note, Implementing a Table Read"
(AN556).
2.3.2 STACK
The PIC 16F7X fami ly has a n 8-level deep x 1 3-bit wide
hardware stack. The stack space is not part of either
program or data space and the stack pointer is not
readable or writ able. The PC i s PUSHed on to the st ack
when a CALL instruction is executed, or an interrupt
causes a bran ch . The st ac k is POPed in the ev en t of a
RETURN, RETLW or a RETFIE instruction execution.
PCLATH is not affected by a PUSH or POP operation.
The st ack operates as a circular buf fer . This means that
after the st ack has been PUSHed ei ght times, th e ninth
push ov erwrit es the v alue tha t was stor ed from th e first
push. The tenth p us h ov erwrites the se co nd p us h (an d
so on).
2.4 Program Memory Paging
PIC16F7 X device s are cap abl e of add ressing a co ntin-
uous 8K word block of program memory . The CALL and
GOTO instructions provide only 11 bits of address to
allow branching within any 2K program memory page.
When doing a CALL or GOTO instruction, the upper 2
bits of the address are provided by PCLATH<4:3>.
When doi ng a CALL or GOTO instruct ion, the us er m us t
ensure that the page select bits are programmed so
that the de sired prog ram memory p age is a ddressed. If
a return from a CALL instruction (or interrupt) is exe-
cuted, the entire 13-bit PC is popped off the stack.
Therefore, manipulation of the PCLATH<4:3> bits are
not required for the RETURN instruct ions ( which P OPs
the address from the stack).
Example 2-1 shows the calling of a subroutine in
page 1 of t he program m emory . This example assumes
that PCLATH is saved and restored by the Interrupt
Service Routi ne (if interrupts are used).
EXAMPLE 2-1: CALL OF A SUBROUTINE
IN PAGE 1 FROM PAGE 0
PC
12 8 7 0
5PCLATH<4:0>
PCLATH
Instruction with
ALU
GOTO,CALL
Opcode < 10:0 >
8
PC
12 11 10 0
11
PCLATH<4:3>
PCH PCL
87
2
PCLATH
PCH PCL
PCL as
Destination
Note 1: There are no status bits to indicate stack
overflow or stack underflow conditions.
2: There are no instructions/mnemonics
called PUSH or POP. These are actions
that occur from the execution of the
CALL, RETURN, RETLW and RETFIE
instructions, or the vectoring to an inter-
rupt address.
Note: The contents of the PCLATH are
unchanged after a RETURN or RETFIE
instruction is executed. The user must
setup the PCLATH for any subsequent
CALLS or GOTOS.
ORG 0x500
BCF PCLATH,4
BSF PCLATH,3 ;Select page 1
;(800h-FFFh)
CALL SUB1_P1 ;Call subroutine in
: ;page 1 (800h-FFFh)
:
ORG 0x900 ;page 1 (800h-FFFh)
SUB1_P1
: ;called subroutine
: ;page 1 (800h-FFFh)
:
RETURN ;return to Call
;subroutine in page 0
;(000h-7FFh)
2002 Microchip Technology Inc. DS30325B-page 27
PIC16F7X
2.5 Indirect Addressing, INDF and FSR
Registers
The INDF register is no t a physica l register. Addressing
the INDF register will cause indirect addressing.
Indirect addressing is possible by using the INDF reg-
ister. Any instruction using the INDF register actually
acces ses the register pointed to by the File Sele ct Reg-
ister, FSR. Reading the INDF register itself indirectly
(FSR = 0) will read 00h. Writing to the INDF register
indirec tly resu lts in a no op era tion ( alth oug h status bits
may be affec ted). An ef fectiv e 9-bit add ress is o btaine d
by conc atenat ing the 8 -bit F SR regi ster and the IRP bit
(STATUS<7>), as shown in Figu re 2-5.
A simple program to clear RAM locations 20h-2Fh
using indirect addressing is shown in Example 2-2.
EXAMPLE 2-2: INDIRECT ADDRESSING
FIGURE 2-5: DIRECT/INDIRECT ADDRESSING
MOVLW 0x20 ;initialize pointer
MOVWF FSR ;to RAM
NEXT CLRF INDF ;clear INDF register
INCF FSR,F ;inc pointer
BTFSS FSR,4 ;all done?
GOTO NEXT ;no clear next
CONTINUE
: ;yes continue
Note 1: For register file map detail, see Figure 2-2.
Data
Memory(1)
Indirect AddressingDirect Addressing
Bank Sel ect Location S elect
RP1:RP0 6 0
From Opcode IRP FSR Register
70
Bank Select Location Select
00 01 10 11
Bank 0 Bank 1 Bank 2 Bank 3
FFh
80h
7Fh
00h
17Fh
100h
1FFh
180h
PIC16F7X
DS30325B-page 28 2002 Microchip Technology Inc.
NOTES:
2002 Microchip Technology Inc. DS30325B-page 29
PIC16F7X
3.0 READING PROGRAM MEMORY
The FLASH Program Memory is readable during nor-
mal operation over the entire VDD range. It is indirectly
addressed through Special Function Registers (SFR).
Up to 14-bit numbers can be stored in memory for use
as calib ration param eters, serial numb ers, packe d 7-bit
ASCII, etc . Ex ecuti ng a program mem ory location co n-
ta ining dat a that forms an inv alid instructi on result s in a
NOP.
There are five SFRs used to read the program and
memory. These registers are:
PMCON1
PMDATA
PMDATH
PMADR
PMADRH
The program memory allows word reads. Program
memory access allows for checksum calculation and
reading ca libration t abl es .
When interfacing to the program memory block, the
PMDATH:PMDATA registers form a two-byte word,
which holds the 14-bit data for reads. The
PMADRH:PMADR registers form a two-byte word,
which holds the 13-bit address of the FLASH location
being accessed. These devices can have up to 8K
words of program FLASH, with an address range from
0h to 3FFFh. The unused upper bits in both the
PMDATH and PMADRH registers are not implemented
and read as 0s.
3.1 PMADR
The addres s registers can addres s up to a maximum of
8K words of program FLASH.
When selecting a program address value, the MSByte
of the address is written to the PMADRH register and
the LSByte is writte n to the PMADR register. The upper
MSbits of PMADRH must always be clear.
3.2 PMCON1 Register
PMCON1 is the control register for memory accesses.
The control bit RD initiates read operations. This bit
cannot be cl eared, only set, in so ftware . It is cleare d in
hardware at the completion of the read operation.
REGISTER 3-1: PMCON1 REGISTER (ADDRESS 18Ch)
R-1 U-0 U-0 U-0 U-x U-0 U-0 R/S-0
reserved RD
bit 7 bit 0
bit 7 Reserved: Read as 1
bit 6-1 Unimplemented: Read as '0'
bit 0 RD: Read Control bit
1 = Initia tes a FL ASH read, RD is cl eared in hardware . The RD bit can on ly be s et (not c leared)
in software.
0 = FLASH read completed
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
- n = Value at POR reset 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
PIC16F7X
DS30325B-page 30 2002 Microchip Technology Inc.
3.3 Reading the FLASH Program
Memory
A program me mory location may be read by wri ting two
bytes of the address to the PMADR and PMADRH reg-
isters and then setting control bit RD (PMCON1<0>).
Once the read control bit is set, the microcontroller will
use the next two instruction cycles to read the data. The
data is available in the PMDATA and PMDATH regis-
ters after the second NOP ins tru ct i o n. T h ere f or e, i t c an
be read as two bytes in the following instructions. The
PMDATA and PMDATH registers will hold this value
until the next read operation.
3.4 Operation During Code Protect
FLASH program memory has its own code protect
mechanism. External Read and Write operations by
programmers are disabled if this mechanism is
enabled.
The microcontroller can read and execute instructions
out of the inte rnal FLASH program memory, regardless
of the state of the code pr otect configuration bits.
EXAMPLE 3-1: FLASH PROGRAM READ
TABLE 3-1: REGISTERS ASSOCIATED WITH PROGRAM FLASH
BSF STATUS, RP1 ;
BCF STATUS, RP0 ; Bank 2
MOVF ADDRH, W ;
MOVWF PMADRH ; MSByte of Program Address to read
MOVF ADDRL, W ;
MOVWF PMADR ; LSByte of Program Address to read
BSF STATUS, RP0 ; Bank 3 Required
Required BSF PMCON1, RD ; EEPROM Read Sequence
Sequence NOP ; memory is read in the next two cycles after BSF PMCON1,RD
NOP ;
BCF STATUS, RP0 ; Bank 2
MOVF PMDATA, W ; W = LSByte of Program PMDATA
MOVF PMDATH, W ; W = MSByte of Program PMDATA
Address Name Bit 7 Bit 6 Bit 5 Bit 4 B it 3 Bit 2 Bit 1 Bit 0 Value on:
POR,
BOR
Value on
all other
RESETS
10Dh P MA DR Address Register Low Byte xxxx xxxx uuuu uuuu
10Fh PMADRH Address Register High Byte xxxx xxxx uuuu uuuu
10Ch P MDATA Data Register Low Byte xxxx xxxx uuuu uuuu
10Eh PMDATH Data Register High Byte xxxx xxxx uuuu uuuu
18Ch PMCON1 (1) RD 1--- ---0 1--- ---0
Legend: x = unkn ow n, u = unchanged, r = reserved, - = unimplemented read as '0'. Shaded cells are not used during FLASH access.
Note 1: This bit always reads as a 1.
2002 Microchip Technology Inc. DS30325B-page 31
PIC16F7X
4.0 I/O P ORTS
Some pins for these I/O ports are multiplexed with an
alternate function for the peripheral features on the
device. In general, when a peripheral is enabled, that
pin may not be used as a general purpose I/O pin.
Addit ion al inf orm atio n o n I/O por t s ma y be foun d i n th e
PICmicro Mid-Range Reference Manual,
(DS33023).
4.1 PORTA and the TRISA Register
PORTA is a 6-bit wide, bi-directional port. The corre-
sponding data direction register is TRISA. Setting a
TRISA bit (= 1) will make the corresponding PORTA
pin an input (i.e., put the corresponding output driver in
a Hi-Imped ance mode). C learing a TRIS A bit (= 0) will
make the correspon ding POR TA pin an out put (i.e., put
the contents of the output latch on the selected pin).
Reading the PORTA register reads the status of the
pins, where as wri tin g to i t will write to the po rt latch. All
write operations are read-modify-write operations.
Therefore , a write to a port implies that the port pins are
read, the value is modified and then written to the port
data l atch.
Pin RA4 is multiplexed with the Timer0 module clock
input to become the RA4/T0CKI pin. The RA4/T0CKI
pin is a Schm itt Trigger inp ut and an ope n drai n outpu t.
All other PORTA pins have TTL input levels and full
CMOS output drivers.
Other PORTA pins are multiplexed with analog inputs
and analog VREF input. The operation of each pin is
selected by clearing/setting the control bits in the
ADCON1 register (A/D Control Register1).
The TRISA register controls the direction of the RA
pins, ev en when they are be ing us ed as ana lo g inputs .
The user mu st ensure the bit s in the TRISA regi ster are
maintained set, when using them as analog inputs.
EXAMPLE 4- 1: INITIALIZING PORTA
FIGURE 4-1: BLOCK DIAGRAM OF
RA3:RA0 AND RA5 PINS
FIGURE 4-2: BLOCK DIAGRAM OF
RA4/T0CKI PIN
Note: On a Pow er-on Reset, these pins are con-
figured as analog inputs and read as '0'.
BCF STATUS, RP0 ;
BCF STATUS, RP1 ; Bank0
CLRF PORTA ; Initialize PORTA by
; clearing output
; data latches
BSF STATUS, RP0 ; Select Bank 1
MOVLW 0x06 ; Configure all pins
MOVWF ADCON1 ; as digital inputs
MOVLW 0xCF ; Value used to
; initialize data
; direction
MOVWF TRISA ; Set RA<3:0> as inputs
; RA<5:4> as outputs
; TRISA<7:6>are always
; read as ’0’.
Data Bus
P
N
WR Port
WR TRIS
RD TRIS
RD PORT
VSS
VDD
I/O pin(1)
Note 1: I/O pins have protection diodes to VDD and VSS.
Analog
Input
Mode
TTL
Input
Buffer
To A/D Converter
EN
QD
EN
Data Latch
TRIS Latch
QD
Q
CK
QD
Q
CK
DataBus
WR PORT
WRTRIS
RD PORT
Data Latch
TRIS Latc h
RD TRIS
Schmitt
Trigger
Input
Buffer
N
VSS
I/O pin(1)
TMR0 Clock Input
QD
Q
CK
QD
Q
CK
EN
QD
EN
Note 1: I/O pin has protection diodes to VSS only.
PIC16F7X
DS30325B-page 32 2002 Microchip Technology Inc.
TABLE 4-1: PORTA FUNCTIONS
TABLE 4-2: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA
Name Bit# Buffer Function
RA0/AN0 bit0 TTL Input/output or analog input.
RA1/AN1 bit1 TTL Input/output or analog input.
RA2/AN2 bit2 TTL Input/output or analog input.
RA3/AN3/VREF bit3 TTL Input/output or analog input or VREF.
RA4/T0CKI bit4 ST Input/output or external clock input for Timer0. Output is open drain type.
RA5/SS/AN4 bit5 TTL Input/output or slave select input for synchronous serial port or analog input.
Legend: TTL = TTL input, ST = Schmitt Trigger input
Address Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Value on:
POR,
BOR
V alue on all
other
RESETS
05h PORTA RA5 RA4 RA3 RA2 RA1 RA0 --0x 0000 --0u 0000
85h TRISA PORTA Data Directio n Re gist er --11 1111 --11 1111
9Fh ADCON1 PCFG2 PCFG1 PCFG0 ---- -000 ---- -000
Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by PORTA.
Note: When using the SSP module in SPI Slave mode and SS enabled, the A/D converter must be set to one of
the following modes where PCFG2:PCFG0 = 100, 101, 11x.
2002 Microchip Technology Inc. DS30325B-page 33
PIC16F7X
4.2 PORTB and the TRISB Register
PORTB is an 8-bit wide, bi-directional port. The corre-
sponding data direction register is TRISB. Setting a
TRISB bit (= 1) will make the corresponding PORTB
pin an input (i.e., put the corresponding output driver in
a Hi-Imped ance mode). C learing a TRIS B bit (= 0) will
make the co rresponding POR TB pin an output (i.e., put
the contents of the output latch on the selected pin).
Each of th e POR TB pins has a we ak inte rnal pul l-up. A
single control bit can turn on all the pull-ups. This is per-
formed by clearing bit RBPU (OPTION_REG<7>). The
weak pull-up is automatically turned off when the port
pin is configured as an output. The pull-ups are dis-
abled on a Power-on Reset.
FIGURE 4-3: BLOCK DIAGRAM OF
RB3:RB0 PINS
Four of the PORTB pins (RB7:RB4) have an inter-
rupt-on-c han ge feature. On ly pin s c on fig ured as inputs
can c ause this i nterrupt t o oc cur (i .e., a ny RB7 :RB4 pin
configured as an output is excluded from the inter-
rupt-on-change comparison). The input pins (of
RB7:RB4) are compared with the old value latched on
the last read of PORTB. The mismatch outputs of
RB7:RB4 are ORed together to generate the RB Port
Change Interrupt with flag bit RBIF (INTCON<0>).
This interrupt can wake the device from SLEEP. The
user, in the Interrupt Service Routine, can clear the
interr upt in the foll owin g man ner:
a) Any read or write of PORTB. This will end the
mismatch condition.
b) Clear flag bit RBIF.
A mism at c h c ond it i on wi ll co nti n ue to s et f lag bi t RB IF.
Reading PORTB will end the mismatch condition and
allow flag bit RBIF to be cleared.
The interrupt-on-change feature is recommended for
wake-up on key depression operation and operations
where PORTB is only used for the interrupt-on-change
feature. Polling of PORTB is not recommended while
using the interrupt-on-change feature.
This interrupt on mismatch feature, together with soft-
ware configureable pull-ups on these four pins, allow
easy interface to a keypad and make it possible for
wake-up on key depression. Refer to the Embedded
Control Handbook, Implementing Wake-up on Key
Stroke (AN552).
RB0/IN T is an ext ernal i nterrupt input pin a nd is confi g-
ured using the INTEDG bit (OPTION_REG<6>).
RB0/INT is discussed in detail in Section 12.11.1.
FIGURE 4-4: BLOCK DIAGRAM OF
RB7:RB4 PINS
Data Latch
RBPU(2)
P
VDD
QD
CK
QD
CK
QD
EN
Data Bus
WR Port
WR TRIS
RD TRIS
RD Port
Weak
Pull-up
RD Port
RB0/INT
I/O
pin(1)
TTL
Input
Buffer
Schmitt Trigger
Buffer
TRIS Latch
Note 1: I/O pins have diode protection to VDD and VSS.
2: To enable weak pull-ups, set the appropriate TRIS
bit(s) and clear the RBPU bit (OPTION_REG<7>).
Data Latch
From othe r
RBPU(2) P
VDD
I/O
QD
CK
QD
CK
QD
EN
QD
EN
Data Bus
WR Port
WR TRIS
Set RBIF
TRIS Latch
RD TRIS
RD Port
RB7:RB4 pins
Weak
Pull-up
RD Port
Latch
TTL
Input
Buffer
pin(1)
ST
Buffer
RB7:RB6 in Serial Programming mode
Q3
Q1
Note 1: I/O pins have diode protection to VDD and VSS.
2: To enable weak pull-ups, set the appropriate TRIS bit(s)
and clear the RBPU bit (OPTION_REG<7>).
PIC16F7X
DS30325B-page 34 2002 Microchip Technology Inc.
TABLE 4-3: PORTB FUNCTIONS
TABLE 4-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB
Name Bit# Buffer Function
RB0/INT bit0 TTL/ST(1) Input/output pin or external interrupt input. Internal software
programmable weak pull-up.
RB1 bit1 TTL Input/output pin. Internal software programmable weak pull-up.
RB2 bit2 TTL Input/output pin. Internal software programmable weak pull-up.
RB3 bit3 TTL Input/output pin. Internal software programmable weak pull-up.
RB4 bit4 TTL Input/output pi n (with interrupt-on- change). Internal s oftware programmabl e
weak pull-up.
RB5 bit5 TTL Input/output pi n (with interrupt-on- change). Internal s oftware programmabl e
weak pull-up.
RB6 bit6 TTL/ST(2) Input/output pin (with interrupt-on-change).
Internal software programmable weak pull-up. Serial programming clock.
RB7 bit7 TTL/ST(2) Input/output pin (with interrupt-on-change).
Internal software programmable weak pull-up. Serial programming data.
Legend: TTL = TTL input, ST = Schmitt Trigger input
Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt.
2: This buffer is a Schmitt Trigger input when used in Serial Programming mode.
Address Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Value on:
POR,
BOR
Value on
all othe r
RESETS
06h, 106h PORTB RB7 RB6 RB5 RB4 RB3 RB 2 RB1 RB0 xxxx xxxx uuuu uuuu
86h, 186h TRISB PORTB Data Direction Register 1111 1111 1111 1111
81h, 181h OPTION_REG RBPU INTEDG T0CS T0SE PSA PS2 PS1 PS0 1111 1111 1111 1111
Legend: x = unknown, u = unchanged. Shaded cells are not used by PORTB.
2002 Microchip Technology Inc. DS30325B-page 35
PIC16F7X
4.3 PORTC and the TRISC Register
PORTC is an 8-bit wide, bi-directional port. The corre-
sponding data direction register is TRISC. Setting a
TRISC bit (= 1) will make the corresponding PORTC
pin an input (i.e., put the corresponding output driver in
a Hi-Impe dance m ode). Cleari ng a TR ISC bit (= 0) will
make th e corresponding PO RTC pin an output (i.e., put
the contents of the output latch on the selected pin).
PORT C is multip lexed with s everal periphe ral function s
(Table 4-5). PORTC pins have Schmitt Trigger input
buffers.
When enabling peripheral functions, care should be
taken in defini ng TRIS bit s fo r each POR TC pin. Some
peripherals override the TRIS bit to make a pin an
outp ut , whi le ot her pe r iph e r al s ov e rri d e t he TR I S bi t to
make a pin an input. Since the TRIS bit override is
in effect while the peripheral is enabled,
read-modify-write instructions (BSF, BCF, XORWF)
with TRISC as destinatio n should be avoided. The user
should refer to the correspon ding perip heral sect ion for
the correct TRIS bit settings, and to Section 13.1 for
additio nal i nfo rmation on re ad-modify-w rit e ope rati ons .
FIGURE 4-5: PORTC BLOCK DIAGRAM
(PERIPHERAL OUTPUT
OVERRIDE)
TABLE 4-5: PORTC FUNCTIONS
TABLE 4-6: SUMMARY OF REGISTERS ASSOCIATED WITH PORTC
Port/Peripheral Select(2)
Data Bus
WR Port
WR TRIS
RD Port
Data Latch
TRIS Latch
RD TRIS Schmitt
Trigger
QD
Q
CK
QD
EN
Periphe ra l Data Out 0
1
QD
Q
CK
P
N
VDD
VSS
Peripheral
OE(3)
Peripheral Input
Note 1: I/O pins have diode protection to VDD and VSS.
2: Port/Peripheral select signal selects between port data
and peripheral output.
3: Peripheral OE (output enable) is only activated if
peripheral select is active.
I/O
pin(1)
Name Bit# Buffer Type Function
RC0/T1OSO/T1CKI bit0 ST Input/output port pin or Timer1 oscillator output/Timer1 clock input.
RC1/T1OSI/CCP2 bit1 ST Input/output port pin or Timer1 oscillator input or Capture2
input/Compare2 output/PWM2 output.
RC2/CCP1 bit2 ST Input/output port pin or Capture1 input/Compare1 output/PWM1 output.
RC3/SCK/SCL bit3 ST RC3 can also be the synchronous serial clock for both SPI and I2C
modes.
RC4/SDI/SDA bit4 ST RC4 can also be the SPI Data In (SPI mode) or Data I/O (I2C mode).
RC5/SDO bit5 ST Input/output port pin or Synchronous Serial Port data output.
RC6/TX/CK bit6 ST Input/output port pin or USART Asynchronous Transmit or
Synchronous Clock.
RC7/RX/DT bit7 ST Input/output port pin or USART Asynchronous Receive or
Synchrono us D at a.
Legend: ST = Schmitt Trigger input
Address Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Value on:
POR,
BOR
Value on
all other
RESETS
07h PORTC RC7 RC6 RC5 RC4 RC3 RC2 RC1 RC0 xxxx xxxx uuuu uuuu
87h TRISC PORTC Data Direction Register 1111 1111 1111 1111
Legend: x = unknown, u = unchanged
PIC16F7X
DS30325B-page 36 2002 Microchip Technology Inc.
4.4 PORTD and TRISD Registers
This section is not applicable to the PIC16F73 or
PIC16F76.
PORTD is an 8-bit port with Schmitt Trigger input buff-
ers. Each pin is individually co nfigureable as an input or
output.
PORTD can be configured as an 8-bit wide micro-
process or port (p arallel sl ave port) by setting cont rol bit
PSPMODE (TRISE<4>). In this mod e, the input buffe rs
are TTL.
FIGURE 4-6: PORTD BLOCK DIAGRAM
(IN I/O PORT MODE)
TABLE 4-7: PORTD FUNCTIONS
TABLE 4-8: SUMMARY OF REGISTERS ASSOCIATED WITH PORTD
DataBus
WR Port
WR TRIS
RD Port
Data Latch
TRIS Latch
RD TRIS
Schmitt
Trigger
Input
Buffer
I/O pin(1)
Note 1: I/O pins have protection diodes to VDD and VSS.
QD
CK
QD
CK
EN
QD
EN
Name Bit# Buffer Type Function
RD0/PSP0 bit0 ST/TTL(1) Input/output port pin or parallel slave port bit0
RD1/PSP1 bit1 ST/TTL(1) Input/output port pin or parallel slave port bit1
RD2/PSP2 bit2 ST/TTL(1) Input/output port pin or parallel slave port bit2
RD3/PSP3 bit3 ST/TTL(1) Input/output port pin or parallel slave port bit3
RD4/PSP4 bit4 ST/TTL(1) Input/output port pin or parallel slave port bit4
RD5/PSP5 bit5 ST/TTL(1) Input/output port pin or parallel slave port bit5
RD6/PSP6 bit6 ST/TTL(1) Input/output port pin or parallel slave port bit6
RD7/PSP7 bit7 ST/TTL(1) Input/output port pin or parallel slave port bit7
Legend: ST = Schmitt Trigger input, TTL = TTL input
Note 1: Input buffers are Schmitt Triggers when in I/O mode and TTL buffers when in Parallel Slave Port mode.
Address Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Value on:
POR,
BOR
Value on
all other
RESETS
08h PORTD RD7 RD6 RD5 RD4 RD3 RD2 RD1 RD0 xxxx xxxx uuuu uuuu
88h TRISD PORTD Data Direction Register 1111 1111 1111 1111
89h TRISE IBF OBF IBOV PSPMODE PORTE Data Direction bits 0000 -111 0000 -111
Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by PORTD.
2002 Microchip Technology Inc. DS30325B-page 37
PIC16F7X
4.5 PORTE and TRISE Register
This section is not applicable to the PIC16F73 or
PIC16F76.
PORTE has three pins, RE0/RD/AN5, RE1/WR/AN6
and RE2/C S/ A N7, w hic h are indi vi dua lly confi gure abl e
as inputs or outputs. These pins have Schmitt Trigger
input buffers.
I/O PORTE becomes control inputs for the micro-
processor po rt when bit PSPMODE (TRISE<4> ) is set.
In this mode, the user must make sure that the
TRISE<2:0> bits are set (pins are configured as digital
input s). Ensure ADCO N1 is configure d for digital I/O. In
this mode, the input buffers are TTL.
Register 4-1 shows the TRISE register , which also con-
trols the parallel slave port operation.
PORTE pins are multiplexed with analog inputs. When
select ed as an anal og input, thes e pins will re ad as 0s.
TRISE controls the direction of the RE pins, even when
they are being used as analog inputs. The user must
make sure to keep the pins configured as inputs when
using them as analog inputs.
FIGURE 4-7: PORTE BLOCK DIAGRAM
(IN I/O PORT MODE)
Note: On a Pow er-on Reset, these pins are con-
figured as analog inputs and read as 0.
Data Bus
WR Port
WR TRIS
RD Port
Data Latch
TRIS Latch
RD TRIS
Schmitt
Trigger
Input
Buffer
I/O pin(1)
Note 1: I/O pins have protection diodes to VDD and VSS.
QD
CK
QD
CK
EN
QD
EN
PIC16F7X
DS30325B-page 38 2002 Microchip Technology Inc.
REGISTER 4-1: TRISE REGISTER (ADDRESS 89h)
R-0 R-0 R/W-0 R/W-0 U-0 R/W-1 R/W-1 R/W-1
IBF OBF IBOV PSPMODE Bit2 Bit1 Bit0
bit 7 bit 0
bit 7 Parallel Slave Port Status/Control bits:
IBF: Input Buffer Full Status bit
1 = A word has been received and is waiting to be read by the CPU
0 = No word has been received
bit 6 OBF: Output Buffer Full Status bit
1 = The output buffer still holds a previously written word
0 = The output buffer has been read
bit 5 IBOV: Input Buffer Overflow Detect bit (in Microprocessor mode)
1 = A write occurred when a previously input word has not been read
(must be cleared in software)
0 = No overflow occurred
bit 4 PSPMODE: Parallel Slave Port Mode Select bit
1 = Parallel Slave Port m ode
0 = General Purpose I/O mode
bit 3 Unimplemented: Read as '0'
bit 2 PORTE Da ta Direction bits:
Bit2: Direction Control bit for pin RE2/CS/AN7
1 = Input
0 = Output
bit 1 Bit1: Direction Control bit for pin RE1/WR/AN6
1 = Input
0 = Output
bit 0 Bit0: Direction Control bit for pin RE0/RD/AN5
1 = Input
0 = Output
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
- n = Value at POR rese t 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
2002 Microchip Technology Inc. DS30325B-page 39
PIC16F7X
TABLE 4-9: PORTE FUNCTIONS
TABLE 4-10: SUMMARY OF REGISTERS ASSOCIATED WITH PORTE
Name Bit# Buffer Ty pe Function
RE0/RD/AN5 bit0 ST/TTL(1) Input /output port pin or read contro l input in Parallel Sla ve Port mode or
analog input.
For RD (PSP mode):
1 = IDLE
0 = Read operation. Contents of PORTD register output to PORTD I/O
pins (if chip selected).
RE1/WR/AN6 bit1 ST/TTL(1) Input/output port pin or write control input in Parallel Slave Port mode
or analog input.
For WR (PSP mode):
1 =IDLE
0 = Write operation. Value of PORTD I/O pins latched into PORTD
register (if chip selected).
RE2/CS/AN7 bit2 ST/TTL(1) Input/output port pin or chip select control input in Parallel Slave Port
mode or analog input.
For CS (PSP mode):
1 =Device is not selected
0 =Device is selected
Legend: ST = Schmitt Trigger input, TTL = TTL input
Note 1: Input buffers are Schmitt Triggers when in I/O mode and TTL buffers when in Parallel Slave Port mode.
Addr Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Value on:
POR,
BOR
Value on all
other
RESETS
09h PORTE RE2 RE1 RE0 ---- -xxx ---- -uuu
89h TRISE IBF OBF IBOV PSPMODE PORTE Data Direction bits 0000 -111 0000 -111
9Fh ADCON1 PCFG2 PCFG1 PCFG0 ---- -000 ---- -000
Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by PORTE.
PIC16F7X
DS30325B-page 40 2002 Microchip Technology Inc.
4.6 Parallel Slave Port
The Parallel Slave Port (PSP) is not implemented on
the PIC16F73 or PIC16F76.
PORTD operates as an 8-bit wide Parallel Slave Port,
or Microprocessor Port, when control bit PSPMODE
(TRISE<4> ) i s se t. I n Sl av e mode, it is a sy nchro nou sly
readable and writable by an external system using the
read control input pin RE0/RD, the write control input
pin RE1/WR, and the chip select control input pin
RE2/CS.
The PSP can directly interface to an 8-bit micro-
processor data bus. The external microprocessor can
read or write the POR TD latch a s an 8-bit latc h. Setting
bit PSPMODE enables port pin RE0/RD to be the RD
input, RE1/WR to be the WR input and RE2/CS to be
the CS (chip select) inpu t. For this function ality , th e cor-
responding data direction bits of the TRISE register
(TRISE<2:0>) must be configured as inputs (i.e., set).
The A/D port configuration bits PCFG3:PCFG0
(ADCON1<3:0>) must be set to configure pins
RE2: RE0 as digital I/O.
There a re act ually two 8-bit l atches, one for d ata o utput
(external reads) and one for data input (external
writes). The firmware writes 8-bit data to the PORTD
output data latch and reads data from the PORTD input
data latch (note that they have the same address). In
this mode, the TRISD register is ignored, since the
external device is controlling the direction of data flow.
An external write to the PSP occurs when the CS and
WR lines are both detected low . Firmware can read the
actual data on the PORTD pins during this time. When
either the CS or WR lines become high (level trig-
gered), the data on the PORTD pins is latched, and the
Input Buffer Full (IBF) status flag bit (TRISE<7>) and
interrupt flag bit PSPIF (PIR1<7>) are set on the Q4
clock cycle, following the next Q2 cycle to signal the
write is co mp le te (Fi gure 4-9 ) . Firm ware cl ears the IBF
flag by reading the latched PO RTD dat a, and cl ears the
PSPIF bit.
The Input Buffer Overflow (IBOV) status flag bit
(TRISE<5>) is set if an external write to the PSP occurs
while the IBF flag is set from a previous external write.
The previous PORTD data is overwritten with the new
data. IBOV is cleared by reading PORTD and clearing
IBOV.
A read from t he PSP occurs when both the CS and R D
lines are detected low. The data in the PORTD output
latch is output to the PORTD pins. The Output Buffer
Full (OBF) status flag bit (TRISE<6>) is cleared imme-
diately (Figure 4-10), indicating that the PORTD latch is
being read, or has been read by the external bus. If
firmwa re wri t es new dat a to the o utp ut latc h duri ng this
time, it is immediately output to the PORTD pins, but
OBF will remain cleared.
When either the CS or RD pins are detected high, the
PORTD outputs are disabled, and the interrupt flag bit
PSPIF is set on the Q4 clock cycle following the next
Q2 cycle, indicating that the read is complete. OBF
remains low until firmware writes new data to PORTD.
When not in PSP mode, the IBF and OBF b it s are hel d
clear . F lag bit IBOV rem ains unchange d. The PSPIF b it
must be cleared by the user in firmware; the interrupt
can be disabled by clearing the interrupt enable bit
PSPIE (PIE1<7>).
FIGURE 4-8: PORTD AND PORTE
BLOCK DIAGRAM
(PARALLEL SLAVE PORT)
Data Bus
WR
Port
RD
RDx
QD
CK
EN
QD
EN
Port
pin
One bit of PORTD
Set Interrupt Flag
PSPIF (PIR 1<7>)
Read
Chip Select
Write
RD
CS
WR
Note: I/O pin has protection diod es to VDD and VSS.
TTL
TTL
TTL
TTL
2002 Microchip Technology Inc. DS30325B-page 41
PIC16F7X
FIGURE 4-9: PARALLEL SLAVE PORT WRITE WAVEFORMS
FIGURE 4-10: PARALLEL SLAVE PORT READ WAVEFORMS
TABLE 4-11: REGISTERS ASSOCIATED WITH PARALLEL SLAVE PORT
Q1 Q2 Q3 Q4
CS
Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4
WR
RD
IBF
OBF
PSPIF
PORTD<7:0>
Q1 Q2 Q3 Q4
CS
Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4
WR
IBF
PSPIF
RD
OBF
PORTD<7:0>
Address Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Value on:
POR,
BOR
Value on
all other
RESETS
08h PORTD Port data latch when written: Port pins when read xxxx xxxx uuuu uuuu
09h PORTE RE2 RE1 RE0 ---- -xxx ---- -uuu
89h TRISE IBF OBF IBOV PSPMODE PORTE Data Direction Bits 0000 -111 0000 -111
0Ch PIR1 PSPIF(1) ADIF RCIF TXIF SSPIF CCP1IF TMR2IF TMR1IF 0000 0000 0000 0000
8Ch PIE1 PSPIE(1) ADIE RCIE TXIE SSPIE CCP1IE TMR2IE TMR1IE 0000 0000 0000 0000
9Fh ADCON1 PCFG2 PCFG1 PCFG0 ---- -000 ---- -000
Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the Parallel Slave Port.
Note 1: B i ts PSPIE and PSPIF are reserv ed on the PIC16F73/76; always maintain these bits clear.
PIC16F7X
DS30325B-page 42 2002 Microchip Technology Inc.
NOTES:
2002 Microchip Technology Inc. DS30325B-page 43
PIC16F7X
5.0 TIMER0 MODULE
The Timer0 module timer/counter has the following
features:
8-bit timer/counter
Readable and writable
8-bit software programmable prescaler
Internal or external clock select
Interrupt on overflow from FFh to 00h
Edge select for external clock
Additional information on the Timer0 module is avail-
able in the PICmicro Mid-Range MCU Family Refer-
ence Manual (DS33023).
Figure 5-1 is a block dia gram of the T ime r0 module an d
the prescaler shared with the WDT.
Timer0 operation is controlled through the
OPTION_REG register (Register 5-1 on the following
page). Timer mode is selected by clearing bit T0CS
(OPTION_REG<5>). In Timer mode, the Timer0 mod-
ule wi ll i ncr em en t ev ery ins truction cy cle (w ith ou t pre s-
caler). If the TMR0 register is written, the increment is
inhibited for the following two instruction cycles. The
user can work around this by writing an adjusted value
to the TMR0 register.
Counter mode is selected by setting bit T0CS
(OPTION_REG<5>). In Counter mode, Timer0 will
increment, either on every rising or falling edge of pin
RA4/T0CKI. The incrementing edge is determined by
the Timer0 Source Edge Select bit T0SE
(OPTION_REG<4>). Clearing bit T0SE selects the ris-
ing edge. Restrictions on the external clock input are
discussed in detail in Section 5.2.
The prescaler is mutually exclusively shared between
the Timer0 module a nd the Watchdo g T im er. The pres-
caler i s not readabl e or wr it able. Sectio n 5.3 details the
operation of the prescaler.
5.1 Timer0 Interrupt
The TMR0 interrupt is generated when the TMR0 reg-
ister overflows from FFh to 00h. This overflow sets bit
TMR0IF (INTCON<2>). The interrupt can be masked
by clearing bit TMR0IE (INTCON<5>). Bit TMR0IF
must be cleared in software by the Timer0 module
Interrupt Service Rou tin e, b efo re re -en abl ing thi s inter-
rupt. The TM R0 interrupt c annot awake n the proce ssor
from SLEEP, since the timer is shut-off during SLEEP.
FIGURE 5-1: BLOCK DIAGRAM OF THE TIMER0 MODULE AND PRESCALER
RA4/T0CKI
T0SE
pin
M
U
X
CLKOUT (= FOSC/4)
SYNC
2
Cycles TMR 0 r e g
8-bit Prescaler
8 - to - 1MUX
M
U
X
M U X
Watchdog
Timer
PSA
01
0
1
WDT
Time-out
PS2:PS0
8
Note: T0CS, T0SE, PSA, PS2:PS0 are (OPTION_REG<5:0>).
PSA
WDT Enable bit
M
U
X
0
10
1
Data Bus
Set Flag bit TMR0IF
on Overflow
8
PSA
T0CS
PRESCALER
PIC16F7X
DS30325B-page 44 2002 Microchip Technology Inc.
5.2 Using Timer0 with an External
Clock
When no pr escal er is used, t he ex tern al clo ck inp ut is
the same as the pre sc al er outp ut. Th e sy nch ron iz atio n
of T0CKI, with the internal phase clocks, is accom-
plishe d by sampling the prescale r output on the Q2 and
Q4 cycles of the internal phase clocks. Therefore, it is
necessary for T0CKI to be high for at least 2Tosc (and
a small RC delay of 20 ns) and low for at least 2Tosc
(and a small RC delay of 20 ns). Refer to the electrical
specification of the desired device.
REGISTER 5-1: OPTION_REG REGISTER
R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1
RBPU INTEDG T0CS T0SE PSA PS2 PS1 PS0
bit 7 bit 0
bit 7 RBPU: PORTB Pull-up Enable bit (see Section 2.2.2.2)
bit 6 INTEDG: Interrupt Edge Select bit (see Section 2.2.2.2)
bit 5 T0CS: TMR0 Clock Source Select bit
1 = Transition on T0CKI pin
0 = Internal ins truction cycle clock (CLKO UT)
bit 4 T0SE: TMR0 Source Edge Select bit
1 = Increment on high-to-low transition on T0CKI pin
0 = Increment on low-to-high transition on T0CKI pin
bit 3 PSA: Prescaler Assignment bit
1 = Prescaler is assigned to the WDT
0 = Prescaler is assigned to the Timer0 module
bit 2-0 PS2:PS0: Prescaler Rate Select bits
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
- n = Value at POR rese t 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
000
001
010
011
100
101
110
111
1 : 2
1 : 4
1 : 8
1 : 16
1 : 32
1 : 64
1 : 128
1 : 256
1 : 1
1 : 2
1 : 4
1 : 8
1 : 16
1 : 32
1 : 64
1 : 128
Bit Value TMR0 Rate WDT Rate
Note: To avoid an unintended device RESET, the instruction sequences shown in
Example 5-1 and Exampl e 5-2 (pag e 45) must be executed when ch anging the pres-
caler assignment between Timer0 and the WDT. This sequence must be followed
even if the WDT is disabled.
2002 Microchip Technology Inc. DS30325B-page 45
PIC16F7X
5.3 Prescaler
There is only one prescaler available on the microcon-
troller; it is shared exclusively between the Timer0
module and the Watchdog Timer. The usage of the
prescal er is als o mutuall y exclusiv e: that is, a presc aler
assignment for the Timer0 module means that there is
no prescaler for the Watchdog Timer, and vice versa.
This prescaler is not readable or writable (see
Figure 5-1).
The PSA and PS2:PS0 bits (OPTION_REG<3:0>)
determine the presca ler assignment and prescale ratio.
Examples of code for assigning the prescaler assign-
ment are shown in Example 5-1 and Example 5-2.
Note that when the prescaler is being assigned to the
WDT with ratios other than 1:1, lines 2 and 3 (high-
lighted ) are optional . If a prescale ra tio of 1:1 is to used,
however, these lines must be used to set a temporary
value. The final 1:1 value is then set in lines 10 and 11
(highlighted). (Line numbers are included in the exam-
ple for i llust rative purp oses on ly, and are no t p art of th e
actual code.)
When assigned to the Timer0 module, all instructions
writing to the TMR0 register (e.g. CLRF 1, MOVWF 1,
BSF 1,x....etc.) will clear the pre scaler . When assigned
to WDT, a CLRWDT instruction will clear the prescaler
along with the Watchdog Timer.
EXAMPLE 5-1: CHANGING THE PRESCALER ASSIGNMENT FROM TIMER0 TO WDT
EXAMPLE 5-2: CHANGING THE PRESCALER ASSIGNMENT FROM WDT TO TIMER0
TABLE 5-1: REGISTERS ASSOCIATED WITH TIMER0
Note: Writing to TMR0 when the prescaler is
assign ed to T imer0 , will clear th e prescaler
count but will not change the prescaler
assignment.
1) BSF STATUS, RP0 ; Bank1
2) MOVLW b’xx0x0xxx’ ; Select clock source and prescale value of
3) MOVWF OPTION_REG ; other than 1:1
4) BCF STATUS, RP0 ; Bank0
5) CLRF TMR0 ; Clear TMR0 and prescaler
6) BSF STATUS, RP1 ; Bank1
7) MOVLW b’xxxx1xxx’ ; Select WDT, do not change prescale value
8) MOVWF OPTION_REG
9) CLRWDT ; Clears WDT and prescaler
10) MOVLW b’xxxx1xxx’ ; Select new prescale value and WDT
11) MOVWF OPTION_REG
12) BCF STATUS, RP0 ; Bank0
CLRWDT ; Clear WDT and prescaler
BSF STATUS, RP0 ; Bank1
MOVLW b’xxxx0xxx’ ; Select TMR0, new prescale
MOVWF OPTION_REG ; value and clock source
BCF STATUS, RP0 ; Bank0
Addr e s s Na me Bit 7 Bit 6 Bit 5 B it 4 Bit 3 B i t 2 Bit 1 B it 0 Value on:
POR,
BOR
Value on
all other
RESETS
01h,101h TMR0 Tim er0 Module Register xxxx xxxx uuuu uuuu
0Bh,8Bh,
10Bh,18Bh INTCON GIE PEIE TMR0IE INTE RBIE TMR0IF INTF RBIF 0000 000x 0000 000u
81h,181h OPTION_REG RBPU INTEDG T0CS T0SE PSA PS2 PS1 PS0 1111 1111 1111 1111
Legend: x = unknown, u = unchanged, - = unimplemented locations read as 0. Shaded cells are not used by Timer0.
PIC16F7X
DS30325B-page 46 2002 Microchip Technology Inc.
NOTES:
2002 Microchip Technology Inc. DS30325B-page 47
PIC16F7X
6.0 TIMER1 MODULE
The Timer1 module is a 16-bi t tim er/cou nter c ons is tin g
of two 8-bit registers (TMR1H and TMR1L), which are
readable and writable. The TMR1 Register pair
(TMR1H:TMR1L) increments from 0000h to FFFFh
and roll s over to 0000h. The TMR1 Interrupt, if enabled,
is generated on overflow, which is latched in interrupt
flag bit TMR1IF (PIR1<0>). This interrupt can be
enabled/disabled by setting/clearing TMR1 interrupt
enable bit TMR1 IE (PIE1<0> ).
Timer1 can operate in one of two modes:
As a timer
As a counter
The operating mode is determined by the clock select
bit, TMR1CS (T1CON<1>).
In Timer mode, Timer1 increments every instruction
cycle. In Counter mode, it increments on every rising
edge of the external clock input.
Timer1 can be enabled/disabled by setting/clearing
control bit TMR 1 ON (T1C O N<0>).
Timer1 also has an internal RESET input. This
RESET can be generated by either of the two CCP
modules as the special event trigger (see Sections 8.1
and 8.2). Register 6-1 shows the Timer1 Control
register.
When the Timer1 oscillator is enabled (T1OSCEN is
set), the RC1/T1OSI/CCP2 and RC0/T1OSO/T1CKI
pins become inputs. That is, the TRISC<1:0> value is
ignored and these pins read as 0.
Additional information on timer modules is available in
the PICmicro Mid-Range MCU Family Reference
Manual (DS33023).
REGISTER 6-1: T1CON: TIMER1 CONTROL REGISTER (ADDRESS 10h)
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
T1CKPS1 T1CKPS0 T1OSCEN T1SYNC TMR1CS TMR1ON
bit 7 bit 0
bit 7-6 Unimplemented: Read as 0
bit 5-4 T1CKPS1:T1CKPS0: Timer1 Input Clock Prescale Select bits
11 = 1:8 Prescale value
10 = 1:4 Prescale value
01 = 1:2 Prescale value
00 = 1:1 Prescale value
bit 3 T1OSCEN: Timer1 Oscillator Enable Control bit
1 = Oscillator is enabled
0 = Oscillator is shut -off (the os cillator inverter is turned off to eliminate power drain)
bit 2 T1SYNC: Timer1 External Clock Input Synchronization Control bit
TMR1CS = 1:
1 = Do not synchronize external clock input
0 = Synchronize external clock input
TMR1CS = 0:
This bit is ignored. Timer1 uses the internal clock when TMR1CS = 0.
bit 1 TMR1CS: Timer1 Clock Source Select bit
1 = External clock from pin RC0/T1OSO/T1CKI (on the rising edge)
0 = Internal clock (FOSC/4)
bit 0 TMR1ON: Timer1 On bit
1 = Enables Timer1
0 = Stops Timer1
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
- n = Value at POR reset 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
PIC16F7X
DS30325B-page 48 2002 Microchip Technology Inc.
6.1 Timer1 Operation in Timer Mode
Timer mode is selected by clearing the TMR1CS
(T1CON<1>) bit. In this mode, the input clock to the
timer is FOSC/4. The synchronize control bit T1SYNC
(T1CON<2>) has no effect, since the internal clock is
always in sync.
6.2 Timer1 Counter Operation
Timer1 may operate in Asynchronous or Synchronous
mode, depending on the setting of the TMR1CS bit.
When Timer1 is being incremented via an external
source, increments occur on a ri sing edge. After T imer1
is enab led in Coun ter mode, the module must fi rst have
a falling edge before the counter begins to increment.
FIGURE 6-1: TIMER1 INCREMENTING EDGE
6.3 T imer1 Operation in Sync hronized
Counter Mode
Counter mode is selected by setting bit TMR1CS. In
this mod e, the timer incr ement s on every risin g edge of
clock input on pin RC1/T1OSI/CCP2, when bit
T1OSCE N is se t, or on pi n RC0/ T1OSO/T 1CKI , when
bit T1OSCEN is cleared.
If T1SYNC is cleared, then the external clock input is
synchronized with internal phase clocks. The synchro-
nization is done after the prescaler stage. The pres-
caler stage is an asynchronous ripple counter.
In this configuration, during SLEEP mode, Timer1 will
not increment even if the external clock is present,
since the synchronization circuit is shut-off. The
prescaler, however, will contin ue to increment.
FIGURE 6-2: TIMER1 BLOCK DIAGRAM
T1CKI
(Default high)
T1CKI
(Default low)
Note: Arrows indicate counter increments.
TMR1H TMR1L
T1OSC T1SYNC
TMR1CS
T1CKPS1:T1CKPS0 Q Clock
T1OSCEN
Enable
Oscillator(1)
FOSC/4
Internal
Clock
TMR1ON
On/Off
Prescaler
1, 2, 4, 8 Synchronize
det
1
0
0
1
Synchronized
Clock Input
2
RC0/T1OSO/T1CKI
RC1/T1OSI/CCP2(2)
Note 1: When the T1OSCEN bit is cleared, the inverter is turned off. This eliminates power drain.
2: For the PIC16F73/76, the Schmitt Trigger is not implemented in External Clock mode.
Set Flag bit
TMR1 IF on
Overflow TMR1
(2)
2002 Microchip Technology Inc. DS30325B-page 49
PIC16F7X
6.4 Timer1 Operation in
Asynchronous Counter Mode
If control bit T1SYNC (T1CON<2>) is set, the external
clock input is not synchronized. The timer continues to
increment asynchronous to the internal phase clocks.
The timer will continue to run during SLEEP and can
generate an interrupt on overflow, which will wake-up
the processor. However, special precautions in soft-
ware are needed to read/write the timer (Section 6.4.1).
In Asynchronous Counter mode, Timer1 cannot be
used as a time-base for capture or compare operations.
6.4.1 READING AND WRITING TIMER1 IN
ASYNCH RON OUS COUNT ER MODE
Reading TMR1H or TMR1L, whi le the timer is running
from an external asynchronous clock, will ensure a
valid read (taken care of in hardware). However, the
user should keep in mind that reading the 16-bit timer
in two 8-b it va lue s itself, poses certain pro ble ms , si nc e
the timer may overflow between the reads.
For writes , it is re commend ed that th e user s imply sto p
the timer and write the desired values. A write conten-
tion may occur by writing to the timer registers, while
the register is incrementing. This may produce an
unpredictabl e value in the timer register.
Reading the 16-bit value requires some care. The
example code provided in Example 6-1 and
Example 6-2 demonstrates how to write to and read
Timer1 while it is running in Asynchronous mode.
EXAMPLE 6-1: WRITING A 16-BIT FREE-RUNNING TIMER
EXAMPLE 6-2: READING A 16-BIT FREE-RUNNING TIMER
; All interrupts are disabled
CLRF TMR1L ; Clear Low byte, Ensures no rollover into TMR1H
MOVLW HI_BYTE ; Value to load into TMR1H
MOVWF TMR1H, F ; Write High byte
MOVLW LO_BYTE ; Value to load into TMR1L
MOVWF TMR1H, F ; Write Low byte
; Re-enable the Interrupt (if required)
CONTINUE ; Continue with your code
; All interrupts are disabled
MOVF TMR1H, W ; Read high byte
MOVWF TMPH
MOVF TMR1L, W ; Read low byte
MOVWF TMPL
MOVF TMR1H, W ; Read high byte
SUBWF TMPH, W ; Sub 1st read with 2nd read
BTFSC STATUS,Z ; Is result = 0
GOTO CONTINUE ; Good 16-bit read
; TMR1L may have rolled over between the read of the high and low bytes.
; Reading the high and low bytes now will read a good value.
MOVF TMR1H, W ; Read high byte
MOVWF TMPH
MOVF TMR1L, W ; Read low byte
MOVWF TMPL ; Re-enable the Interrupt (if required)
CONTINUE ; Continue with your code
PIC16F7X
DS30325B-page 50 2002 Microchip Technology Inc.
6.5 Timer1 Oscillator
A crystal oscillator circuit is built-in between pins T1OSI
(input) and T1OSO (amplifier output). It is enabled by
setting control b it T1OSCEN (T1CON<3>). The osc illa-
tor is a low power oscillator rated up to 200 kHz. It will
continue to run during SLEEP. It is primarily intended
for use with a 32 kHz crystal. Table 6-1 shows the
capacitor selection for the Timer1 oscillator.
The Timer1 oscillator is identical to the LP oscillator.
The user m us t pro vi de a sof tware time delay to en su re
proper oscillator start-up.
6.6 Resetting Timer1 using a CCP
Trigger Output
If the CCP 1 or CCP2 m odule is config ured in Com pa re
mode to generate a special event trigger
(CCP1M3:CCP1M0 = 1011), this signal will reset
Timer1.
T ime r1 must be c onfigured fo r either T ime r or Synchro-
nized Cou nte r mod e, to t ake adv an tage of thi s fe atu re.
If Timer1 is running in Asynchronous Counter mode,
this RESET operation may not work.
In the eve nt that a write to T imer1 coi ncides wit h a spe-
cial event trigger from CCP1 or CCP2, the write will
take precedence.
In this mode of ope ration, the C CPRxH:C CPRx L regi s-
ter pair effectively becomes the period register for
Timer1.
6.7 Resetting of Timer1 Register Pai r
(TMR1H, TMR1L)
TMR1H an d TMR1L reg isters are not rese t to 00h on a
POR, or any other RESET, except by the CCP1 and
CCP2 special event triggers.
T ABLE 6-1: CAPACITOR SELECTION FOR
THE TIMER1 OSCILLATOR
T1CON re gister is rese t to 00h on a Pow er-on Rese t or
a Brown-out Reset, which shuts off the timer and
leaves a 1:1 prescale. In all other RESETS, the register
is unaffected.
6.8 Timer1 Prescaler
The prescaler counter is cleared on writes to the
TMR1H or TMR1L registers.
TABLE 6-2: REGISTERS ASSOCIATED WITH TIMER1 AS A TIMER/COUNTER
Note: The special event triggers from the CCP1
and CCP2 modules will not set interrupt
flag bit TMR1IF (PIR1<0>).
Osc Type Frequency Cap a citors Used :
OSC1 OSC2
LP 32 kHz 47 pF 47 pF
100 k Hz 33 pF 33 pF
200 k Hz 15 pF 15 pF
Capacitor values are for design guidance only.
These capacitors were tested with the crystals listed
below for basic start-up and operation. These values
were not optimized.
Dif ferent cap acitor values may be re quired to prod uce
acceptable oscillator operation. The user should test
the performance of the oscillator over the expected
VDD and temperature range for the application.
See the notes (bel ow) table for additi onal information.
Commonly Used Crystals:
32.768 kHz Epson C-001R32.768K-A
100 kHz Epson C-2 100.00 KC-P
200 kHz STD XTL 200.000 kHz
Note 1: Higher capacitance increases the stability
of the oscillator, but also increases the
start-up time.
2: Since each resonator/crystal has its own
charact eristics , the user sho uld cons ult the
resonator/crystal manufacturer for appro-
priate values of external components.
Address Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Value on:
POR,
BOR
Value on
all other
RESETS
0Bh,8Bh,
10Bh,18Bh INTCON GIE PEIE TMR0IE INTE RBIE TMR0IF INTF RBIF 0000 000x 0000 000u
0Ch PIR1 PSPIF(1) ADIF RCIF TXIF SSPIF CCP1IF TMR2IF TMR1IF 0000 0000 0000 0000
8Ch PIE1 PSPIE(1) ADIE RCIE TXIE SSPIE CCP1IE TMR2IE TMR1IE 0000 0000 0000 0000
0Eh TMR1L Holding register for the Least Significant Byte of the 16-bit TMR1 Register xxxx xxxx uuuu uuuu
0Fh TMR1H Holding register for the Most Significant Byte of the 16-bit TMR1 Register xxxx xxxx uuuu uuuu
10h T1CON T1CKPS1 T1CKPS0 T1OSCEN T1SYNC TMR1CS TMR1ON --00 0000 --uu uuuu
Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the Timer1 module.
Note 1: Bits PSPIE and PSPIF are reserved on the PIC16F73/76; always maintain these bits clear.
2002 Microchip Technology Inc. DS30325B-page 51
PIC16F7X
7.0 TIMER2 MODULE
Timer2 is an 8-bit timer with a prescaler and a
postscaler. It can be used as the PWM time-base for
the PWM mo de of the CCP m od ule (s). The T MR2 re g-
ister is readable and writable, and is cleared on any
device RESET.
The input clock (FOSC/4) has a prescale option of 1:1,
1:4 or 1:16, selected by control bits
T2CKPS1:T2CKPS0 (T2CON<1: 0>).
The Timer2 module has an 8-bit period register, PR2.
Timer2 increments from 00h until it matches PR2 and
then resets to 00h on the next increment cycle. PR2 is
a readable and writable register. The PR2 register is
initialized to FFh upon RESET.
The match output of TMR2 goes through a 4-bit
postscaler (which gives a 1:1 to 1:16 scaling inclusive)
to generate a TMR2 interrupt (latched in flag bit
TMR2IF, (PIR1<1>)).
Time r2 c an b e s hu t-off by clea ring c ont rol bit T MR2O N
(T2CON<2>) to minimize power consumption.
Register 7-1 shows the Timer2 control register.
Additional information on timer modules is available in
the PICmicro Mid-Range MCU Family Reference
Manual (DS33023).
7.1 Timer2 Prescaler and Postscaler
The prescaler and postscaler counters are cleared
when any of the following occurs:
a write to the TMR2 register
a write to the T2CON register
any device RESET (POR, MCLR Reset, WDT
Reset or BOR)
TMR2 is not cleared when T2CON is written.
7.2 Output of TMR2
The output of TMR2 (before the postscaler) is fed to the
SSP module, which optionally uses it to generate shift
clock.
FIGURE 7-1: TIMER2 BLOCK DIAGRAM
Comparator
TMR2
Sets Flag
TMR2 reg
Output(1)
Reset
Postscaler
Prescaler
PR2 reg
2
FOSC/4
1:1, 1:4, 1:16
EQ
4
bit TMR2IF
Note 1: TMR2 register output can be software selected by the
SSP module as a baud clock.
1:1 to 1:16
T2OUTPS3:
T2OUTPS0
T2CKPS1:
T2CKPS0
PIC16F7X
DS30325B-page 52 2002 Microchip Technology Inc.
REGISTER 7-1: T2CON: TIMER2 CONTROL REGISTER (ADDRESS 12h)
TABLE 7-1: REGISTERS ASSOCIATED WITH TIMER2 AS A TIMER/COUNTER
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
TOUTPS3 TOUTPS2 TOUTPS1 TOUTPS0 TMR2ON T2CKPS1 T2CKPS0
bit 7 bit 0
bit 7 Unimplemented: Read as 0
bit 6-3 TOUTPS3:TOUTPS0: Timer2 Output Postscale Select bits
0000 = 1:1 Postsca le
0001 = 1:2 Postsca le
0010 = 1:3 Postsca le
1111 = 1:16 Postscale
bit 2 TMR2ON: Timer2 On bit
1 = Timer2 is on
0 = Timer2 is off
bit 1-0 T2CKPS1:T2CKPS0: Timer2 Clock Prescale Select bits
00 = Prescaler is 1
01 = Prescaler is 4
1x = Prescaler is 16
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
- n = Value at POR reset 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
Address Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Value on:
POR,
BOR
Value on
all other
RESETS
0Bh,8Bh,
10Bh, 18Bh INTCON GIE PEIE TMR0IE INTE RBIE TMR0IF INTF RBIF 0000 000x 0000 000u
0Ch PIR1 PSPIF(1) ADIF RCIF TXIF SSPIF CCP1IF TMR2IF TMR1IF 0000 0000 0000 0000
8Ch PIE1 PSPIE(1) ADIE RCIE TXIE SSPIE CCP1IE TMR2IE TMR1IE 0000 0000 0000 0000
11h T MR2 Timer2 Module Register 0000 0000 0000 0000
12h T2CON TOUTPS3 TOUTPS2 TOUTPS1 TOUTPS0 TMR2ON T2CKPS1 T2CKPS0 -000 0000 -000 0000
92h PR2 Timer2 Period Register 1111 1111 1111 1111
Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the Timer2 module.
Note 1: B its PSPIE and PSPIF are reserve d on the PIC16F73/76; always maintain these bits clear.
2002 Microchip Technology Inc. DS30325B-page 53
PIC16F7X
8.0 CAPTURE/COMPARE/ PWM
MODULES
Each Capture/Compare/PWM (CCP) module contains
a 16-bit register which can operate as a:
16-bit Capture registe r
16-bit Compare register
PWM Master/Slave Duty Cycle register
Both the CCP1 and CCP2 modules are identical in
operatio n, with th e except ion being the operation of the
specia l event trigger. Table 8-1 and Table 8-2 sho w the
resources and interactions of the CCP module(s). In
the following sections, the operation of a CCP module
is describe d with respec t to CCP1. CCP2 opera tes the
same as CCP1, except where noted.
8.1 CCP1 Module
Capture/Compare/PWM Register1 (CCPR1) is com-
prised of two 8-bit registers: CCPR1L (low byte) and
CCPR1H (high byte). The CCP1CON register controls
the operation of CCP1. The special event trigger is
generated by a compare match and will clear both
TMR1H and TMR1L regist ers.
8.2 CCP2 Module
Capture/Compare/PWM Register1 (CCPR1) is com-
prised of two 8-bit registers: CCPR1L (low byte) and
CCPR1H (high byte). The CCP2CON register controls
the operation of CCP2. The special event trigger is
generated by a compare match; it will clear both
TMR1H a nd TMR1L regist ers, and st art an A/D co nver-
sion (if the A/D module is enabled).
Additional information on CCP modules is available in
the PICmicro Mid-Range MCU Family Reference
Manual (DS33023) and in Application Note AN594,
Using the CCP Modules (DS00594).
TABLE 8-1: CCP MODE - TIMER
RESOURCES REQUIRED
TABLE 8-2: INTERACTION OF TWO CCP MODULES
CCP Mode Timer Resource
Capture
Compare
PWM
Timer1
Timer1
Timer2
CCPx Mode CCPy Mode Interaction
Capture Capture Same TMR1 time-base.
Capture Compare Same TMR1 time-base.
Compare Compare Same TMR1 time-base.
PWM PWM The PWMs will have the same frequency and update rate (TMR2 interrupt).
The rising edges are aligned.
PWM Capture None.
PWM Compare None.
PIC16F7X
DS30325B-page 54 2002 Microchip Technology Inc.
REGISTER 8-1: CCP1CON REGISTER/CCP2CON REGISTER (ADDRESS: 17h/1Dh)
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
CCPxX CCPxY CCPxM3 CCPxM2 CCPxM1 CCPxM0
bit 7 bit 0
bit 7-6 Unimplemented: Read as '0'
bit 5-4 CCPxX:CCPxY: PWM Least Significant bits
Capture mode:
Unused
Compare mode:
Unused
PWM mo de:
These bits are the two LSbs of the PWM duty cycle. The eight MSbs are found in CCPRxL.
bit 3-0 CCPxM3:CCPxM0: CCPx Mode Select bits
0000 =Capture/Compare/PWM disabled (resets CCPx module)
0100 =Capture mode, every fal lin g edge
0101 =Capture mode, every ris ing edge
0110 =Capture mode, every 4th rising edge
0111 =Capture mode, every 16t h risin g edge
1000 =Compare mode, set output on match (CCPxIF bit is set)
1001 =Compare mode, clear output on match (CCPxIF bit is set)
1010 = Compare mode, generate software interrupt on match (CCPxIF bit is set, CCPx pin is
unaffected)
1011 = Compare mode, trigger special event (CCPxIF bit is set, CCPx pin is unaffected);
CCP1 cle ars T imer1; CCP2 cle ars T imer1 and st arts an A/D conversion (if A/D module
is enabled)
11xx =PWM mode
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
- n = Value at POR reset 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
2002 Microchip Technology Inc. DS30325B-page 55
PIC16F7X
8.3 Capture Mode
In Capture mode, CCPR1H:CCPR1L captures the
16-bit value of th e TMR1 r egister wh en an event occurs
on pin RC2/CCP1. An event is defined as one of the fo l-
lowing and is configured by CCPxCON<3:0>:
Every falling edge
Every rising edge
Every 4th rising edge
Every 16th rising edge
An event is selected by control bits CCP1M3:CCP1M0
(CCP1CON<3:0>). When a capture is made, the inter-
rupt request flag bit CCP1IF (PIR1<2>) is set. The
interrupt flag must be cleared in software. If another
capture occurs before the value in register CCPR1 is
read, the old captured value is overwritten by the new
captured value.
8.3.1 CCP PIN CONFIGURATION
In Capt ure m od e, th e R C2/CCP1 pin sh oul d b e config-
ured as an input by setting the TRISC<2> bit.
FIGURE 8-1: CAPTURE MODE
OPERATION BLOCK
DIAGRAM
8.3.2 TIMER1 MODE SELECTION
Timer1 must be running in Timer mode or Synchro-
nized Counter mode for the CCP module to use the
capture feature. In Asynchronous Counter mode, the
capture ope ration may not work.
8.3.3 SOFTWARE INTERRUPT
When the Capture mode is changed, a false capture
interrupt may be generated. The user should keep bit
CCP1IE (PIE1<2>) clear to avoid false interrupts and
should clear the flag bit CCP1IF following any such
change in operati ng mode.
8.3.4 CCP PRESCALER
There are four prescaler settings, specified by bits
CCP1M3:CCP1M0. Whenever the CCP module is
turned off, or the CCP module is not in Capture mode,
the prescaler counter is cleared. Any RESET will clear
the prescaler counter.
Switching from one capture prescaler to another may
generate an interrupt. Also, the prescaler counter will
not be cleare d, therefore , the first cap ture may be from
a non-zero prescaler. Example 8-1 shows the recom-
mended method for switching between capture pres-
calers. This example also clears the prescaler counter
and will not gen era te the false interrupt.
EXAMPLE 8-1: CHANGING BETWEEN
CAPTURE PRESCALERS
8.4 Compare Mode
In Compare mode, the 16-bit CCPR1 register value is
constantly compared against the TMR1 register pair
value. When a match occurs, the RC2/CCP1 pin is:
Driven high
Driven low
Remains unchan ged
The action on the pin is based on the value of control
bits CCP1M3:CCP1M0 (CCP1CON<3:0>). At the
same time, interrupt flag bit CCP1IF is set.
FIGURE 8-2: COMPARE MODE
OPERATION BLOCK
DIAGRAM
Note: If the RC2/CCP1 pin is configured as an
output, a write to the port can cause a
capture co ndition.
CCPR1H CCPR1L
TMR1H TMR1L
Set Flag bit CCP1IF
(PIR1<2>)
Capture
Enable
QsCCP1CON<3:0>
RC2/CCP1
Prescaler
÷ 1, 4, 16
and
Edge Detect
pin
CLRF CCP1CON ;Turn CCP module off
MOVLW NEW_CAPT_PS ;Load the W reg with
;the new prescaler
;move value and CCP ON
MOVWF CCP1CON ;Load CCP1CON with this
;value
CCPR1H CCPR1L
TMR1H TMR1L
Comparator
QS
ROutput
Logic
Specia l Event Trigge r
Set Flag bit CCP1IF
(PIR1<2>)
Match
RC2/CCP1
TRISC<2>
CCP1CON<3:0>
Mode Select
Output Enable
Pin
Special Event Trigger will:
clear TMR1H and TMR1L registers
NOT set interrupt flag bit TMR1F (PIR1<0>)
(for CCP2 only) set the GO/DONE bit (ADCON0<2>)
PIC16F7X
DS30325B-page 56 2002 Microchip Technology Inc.
8.4.1 CCP PIN CONFIGURATION
The user must configure the RC2/CCP1 pin as an out-
put by clearing the TRISC<2> bit.
8.4.2 TI MER1 MODE SELECTIO N
Timer1 must be running in Timer mode or Synchro-
nized Counter mode if the CCP module is using the
compare feature. In Asynchronous Counter mode, the
compare operation may not work.
8.4.3 SOFTWARE INTERRUPT MODE
When Generate Sof tware Interrupt mode is chosen, the
CCP1 pin is not aff ect ed. The CCP1 IF or CCP2IF bi t is
set, causing a CCP interrupt (if enabled).
8.4.4 SPECIAL EVENT TRIGGER
In this mod e, an internal hardw are trigger is generated,
which may be used to initiate an action.
The special event trigger output of CCP1 resets the
TMR1 regi ste r pai r. This allo ws the C CPR 1 re gis ter t o
ef fectively b e a 16-bit progra mmable pe riod registe r for
Timer1.
The special event trigger output of CCP2 resets the
TMR1 regis ter pai r and starts an A/D co nv ersi on (if th e
A/D module is enabled).
TABLE 8-3: REGISTERS ASSOCIATED WITH CAPTURE, COMPARE, AND TIMER1
Note: Clearing the CCP1CON register will force
the RC2/CCP1 co mpare outp ut latch to the
default low level. This is not the PORTC
I/O data latch.
Note: The special event trigger from the CCP1
and CCP2 modules will not set interrupt
flag bit TMR1IF (PIR1<0 >).
Address Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Va lue on:
POR,
BOR
Value on
all other
RESETS
0Bh,8Bh,
10Bh,18Bh INTCON GIE PEIE TMR0IE INTE RBIE TMR0IF INTF RBIF 0000 000x 0000 000u
0Ch PIR1 PSPIF(1) ADIF RCIF TXIF SSPIF CCP1IF TMR2IF TMR1IF 0000 0000 0000 0000
0Dh PIR2 CCP2IF ---- ---0 ---- ---0
8Ch PIE1 PSPIE(1) ADIE RCIE TXIE SSPIE CCP1IE TMR2IE TMR1IE 0000 0000 0000 0000
8Dh PIE2 CCP2IE ---- ---0 ---- ---0
87h TRISC PORTC Data Direction Register 1111 1111 1111 1111
0Eh TMR1L Holding Register for the Least Sig nifi can t Byte of t he 16-bi t TMR1 Reg ister xxxx xxxx uuuu uuuu
0Fh TMR1H Holding Register for the Most Signi fican t Byte of t he 1 6-bit TMR1 Regi ster xxxx xxxx uuuu uuuu
10h T1CON T1CKPS1 T1CKPS0 T1OSCEN T1SYNC TMR1CS TMR1ON --00 0000 --uu uuuu
15h CCPR1L Capture/Compa re/PWM Reg ister1 (LSB) xxxx xxxx uuuu uuuu
16h CCPR1H Capture/Compa re/PWM Regist er1 (MSB) xxxx xxxx uuuu uuuu
17h CCP1CON CCP1X CCP1Y CCP1M3 CCP1M2 CCP1M1 CCP1M0 --00 0000 --00 0000
1Bh CCPR2L Capture/Comp are/ PWM Register2 (LSB) xxxx xxxx uuuu uuuu
1Ch CCPR2H Capture/Comp ar e/PWM Register2 (MSB) xxxx xxxx uuuu uuuu
1Dh CCP2CON CCP2X CCP2Y CCP2M3 CCP2M2 CCP2M1 CCP2M0 --00 0000 --00 0000
Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by Capture and Timer1.
Note 1: The PS P is not implemented on the PIC16F73/76; always maintain these bits clear.
2002 Microchip Technology Inc. DS30325B-page 57
PIC16F7X
8.5 PWM Mode (PWM)
In Pulse Width Modulation mode, the CCPx pin pro-
duces up to a 10-bit resolution PWM output. Since the
CCP1 pin is mul tiplexed with the PORTC data latch, the
TRISC<2> bit must be cleared to make the CCP1 pin
an output.
Figure 8-3 shows a simplified block diagram of the
CCP module in PWM mo de.
For a ste p-by-step proc edure on how t o set up the CC P
module for PWM operation, see Section 8.5.3.
FIGURE 8-3: SIMPLIFIED PWM BLOCK
DIAGRAM
A PWM output (Figure 8-4) has a time-base (period)
and a time that the output stays high (duty cycle). The
frequency of the PWM is the inverse of the period
(1/period).
FIGURE 8-4: PWM OUTPUT
8.5.1 PWM PE RIOD
The PWM period is specified by writing to the PR2
register. The PWM period can be calculated using the
following formula:
PWM period = [(PR2) + 1] • 4 • TOSC
(TMR2 prescale value)
PWM frequency is defined as 1 / [PWM period].
When TM R2 is equal to PR2, t he following three event s
occur on the next increment cycle:
TMR2 is cleared
The CCP1 pin is set (exception: if PWM duty
cycle = 0%, the CCP1 pin will not be set)
The PWM duty cycle is latched from C CPR1L into
CCPR1H
8.5.2 PWM DUTY CYCLE
The PWM duty cycle is specified by writing to the
CCPR1L register and to the CCP1CON<5:4> bits. Up
to 10- b i t re so l uti on is av ai l ab le. T he CC PR 1 L c ontai ns
the eight MSbs and the CCP1CON<5:4> contains the
two LSbs. This 10-bit value is represented by
CCPR1L:CCP1CON<5:4>. The following equation is
used to calculate the PWM duty cycle in time:
PWM duty cycle = (CCPR1L:CCP1CON<5:4>)
TOSC (TMR2 presc ale value)
CCPR1L and CCP1CON<5:4> can be written to at any
time, but the duty cycle value is not latched into
CCPR1H until after a match between PR2 and TMR2
occurs (i.e., the period is complete). In PWM mode,
CCPR1H is a read only register.
The CCPR1H register and a 2-bit internal latch are
used to dou ble buf fer th e PWM duty cycle. Thi s doubl e
buffering is essential for glitchl ess PWM operation.
When t he CCP R1H an d 2-bit latch match T MR2, con-
catenated with an internal 2-bit Q clock or 2 bits of the
TMR2 pres caler, the CCP1 pin is cleared.
The maximum PWM resolution (bits) for a given PWM
frequency is given by the formula:
Note: Clearing the CCP1CON register will force
the CCP1 PWM output latch to the default
low level. This is not the PORTC I/O data
latch.
CCPR1L
CCPR1H (Slave)
Comparator
TMR2
Comparator
PR2
(1)
RQ
S
Duty Cycle Registers CCP1CON<5:4>
Clear Timer,
CCP1 pin and
latch D.C.
TRISC<2>
RC2/CCP1
(Note 1)
Note 1: The 8-bi t timer is concate nated with the 2-bit int er-
nal Q clock or the 2 bits of the prescaler to create the
10-bit time-base.
Period
Duty Cycle
TMR2 = PR2
TMR2 = Duty Cycle
TMR2 = PR2
TMR2
RESET TMR2
RESET
Note: The Timer2 postsc al er (s ee Sec ti on 8.3) is
not used in the determination of the PWM
frequenc y . T he posts caler coul d be used to
have a servo update rate at a different fre-
quency than the PWM output.
Note: If the PWM duty cycle value is longer than
the PWM period, the CCP1 pin will not be
cleared.
log(FPWM
log(2)
FOSC )bits
=
Resolution
PIC16F7X
DS30325B-page 58 2002 Microchip Technology Inc.
8.5.3 SETUP FOR PWM OPERATION
The following steps should be taken when configuring
the CCP module for PWM operation:
1. Set the PWM period by writ ing to the PR2 register .
2. Set the PWM duty cycle by writing to the
CCPR1L register and CCP1CON<5:4> bits.
3. Make the CCP1 pin an output by clearing the
TRISC<2> bit.
4. Set the TMR2 prescale value and enable T imer2
by writing to T2CON.
5. Configure the CCP1 module for PWM o peration.
TABLE 8-4: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS (FOSC = 20 MHz)
TABLE 8-5: REGISTERS ASSOCIATED WITH PWM AND TIMER2
PWM Frequency 1.22 kHz 4.88 kHz 19.53 kHz 78.12 kHz 156.3 kHz 208.3 kHz
Timer Prescale (1, 4, 16) 16 4 1 1 1 1
PR2 Value 0xFF 0xFF 0xFF 0x3F 0x1F 0x17
Maximum Resolution (bits) 10 10 10 8 7 5.5
Ad d ress Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Value on:
POR,
BOR
Valu e on
all othe r
RESETS
0Bh,8Bh,
10Bh,18Bh INTCON GIE PEIE TMR0IE INTE RBIE TMR0IF INTF RBIF 0000 000x 0000 000u
0Ch PIR1 PSPIF(1) ADIF RCIF TXIF SSPIF CCP1IF TMR2IF TMR1IF 0000 0000 0000 0000
0Dh PIR2 CCP2IF ---- ---0 ---- ---0
8Ch PIE1 PSPIE(1) ADIE RCIE TXIE SSPIE CCP1IE TMR2IE TMR1IE 0000 0000 0000 0000
8Dh PIE2 CCP2IE ---- ---0 ---- ---0
87h TRISC PORTC Dat a Direct ion Reg ister 1111 1111 1111 1111
11h TMR2 Timer 2 Module R egi ster 0000 0000 0000 0000
92h PR2 Ti mer2 Modu le Period Regi ster 1111 1111 1111 1111
12h T2CON TOUTPS3 TOUTPS2 TOUTPS1 TOUTPS0 TMR2ON T2CKPS1 T2CKPS0 -000 0000 -000 0000
15h CCPR1L Capture/Compare/PWM Register1 (LSB) xxxx xxxx uuuu uuuu
16h CCPR1H Capture/Compare/PWM Register1 (MSB) xxxx xxxx uuuu uuuu
17h CCP1CON CCP1X CCP1Y CCP1M3 CCP1M2 CCP1M1 CCP1M0 --00 0000 --00 0000
1Bh CCPR2L Capture/Compare/PWM Register2 (LSB) xxxx xxxx uuuu uuuu
1Ch CCPR2H Capture/Compare/PWM Register2 (MSB) xxxx xxxx uuuu uuuu
1Dh CCP2CON CCP2X CCP2Y CCP2M3 CCP2M2 CCP2M1 CCP2M0 --00 0000 --00 0000
Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by PWM and Timer2.
Note 1: Bits PSPIE and PSPIF are reserved on the PIC16F73/76; always maintain these bits clear.
2002 Microchip Technology Inc. DS30325B-page 59
PIC16F7X
9.0 SYNCHRONOUS SERIAL PORT
(SSP) MODULE
9.1 SSP Module Overview
The Synchronous Serial Port (SSP) module is a serial
interface useful for communicating with other periph-
eral or microcontroller devices. These peripheral
devices may be Serial EEPROMs, shift registers, dis-
play d riv ers, A/D converte rs, et c. The SSP m odu le ca n
operate in one of two modes:
Serial Peripheral Interface (SPI)
Inter-Integrated Circuit (I2C)
An overview of I2C operations and additional informa-
tion on the SSP module can be found in the PICmicro
Mid-Range MCU Family Reference Manual
(DS33023).
Refer to Application Note AN578, Use of the SSP
Module in the I 2C Multi-Master Environment
(DS00578).
9.2 SPI Mode
This section contains register definitions and opera-
tional characteristics of the SPI module. Additional
information on the SPI module can be found in the
PICmicro Mid-Range MCU Family Reference Man-
ual (DS33023A).
SPI mode allows 8 bits of data to be synchronously
transmitted and received simultaneously. To accom-
plish communication, typically three pins are used:
Serial Data Out (SDO) RC5/SDO
Serial Data In (SDI) RC4/SDI/SDA
Serial Clock (SCK) RC3/SCK/SCL
Additionally, a fourth pin may be used when in a Slave
mode of operation:
Slave Select (SS) RA5/SS/AN4
When initializing the SPI, several options need to be
specified. This is done by programming the appropriate
control bits in the SSPCON register (SSPCON<5:0>)
and SSPSTAT<7:6>. These control bits allow the fol-
lowing to be specified:
Master mode (SC K is the clock output)
Slave mode (SCK is the clock input)
Clock Polarity (IDLE state of SCK)
Clock edge (output data on rising/falling edge of
SCK)
Clock Rate (Ma s ter mode only)
Slave Select mode (Slave mode only)
PIC16F7X
DS30325B-page 60 2002 Microchip Technology Inc.
REGISTER 9-1: SSPSTAT: SYNC SERIAL PORT STATUS REGISTER (ADDRESS 94h)
R/W-0 R/W-0 R-0 R-0 R-0 R-0 R-0 R-0
SMP CKE D/A PSR/WUA BF
bit 7 bit 0
bit 7 SMP: SPI Data Input Sample Phase bit
SPI Master mode:
1 = Input data sampled at end of data output time
0 = Input data sampled at middle of data output time (Microwire®)
SPI Slave mode:
SMP must be cleared when SPI is used in Slave mode
I2 C mode:
This bit must be maintained clear
bit 6 CKE: SPI Clock Edge Select bit (Figure 9-2, Figure 9-3, and Figure 9-4)
SPI mode, CKP = 0:
1 = Data transmitted on rising edge of SCK (Microwire® alternate)
0 = Data transmitted on falling edge of SCK
SPI mode, CKP = 1:
1 = Data transmitted on falling edge of SCK (Microwire® default)
0 = Data transmitted on rising edge of SCK
I2 C mode:
This bit must be maintained clear
bit 5 D/A: Data/A ddress bit (I2C mode onl y)
1 = Indicates that the last byte received or transmitted was data
0 = Indicates that the last byte received or transmitted was address
bit 4 P: STOP bit (I2C mode only)
This bit is cleared when the SSP module is disabled, or when the START bit is detected last.
SSPEN is cleared.
1 = Indicates that a STOP bit has been detected last (this bit is 0 on RESET)
0 = STOP bit was not detected last
bit 3 S: START bit (I2C mode only)
This bit is cleared when the SSP module is disabled, or when the STOP bit is detected last.
SSPEN is cleared.
1 = Indicates that a START bit has been detected last (this bit is 0 on RESET)
0 = START bit was not detected last
bit 2 R/W: Read/Write bit Information (I2C mode only)
This bit hold s the R/W bit information following the last address match. This bit is only vali d from
the address match to the next START bit, STOP bit, or ACK bit.
1 = Read
0 = Write
bit 1 UA: Update Address bit (10-bit I2C mode only)
1 = Indicates that the user needs to update the address in the SSPADD register
0 = Address does not need to be updated
bit 0 BF: Buffer Full Status bit
Receive (SPI and I2 C modes):
1 = Receive complete, SSPBUF is full
0 = Receive not complete, SSPBUF is empty
Transmit (I2 C mo de only):
1 = Transmit in progress, SSPBUF is full
0 = Transmit complete, SSPBUF is empty
Legend:
R = Readable bit W = Writable bit U = Unimplemented b it, read as 0
- n = Value at POR reset 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
2002 Microchip Technology Inc. DS30325B-page 61
PIC16F7X
REGISTER 9-2: SSPCON: SYNC SERIAL PORT CONTROL REGISTER (ADDRESS 14h)
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
WCOL SSPOV SSPEN CKP SSPM3 SSPM2 SSPM1 SSPM0
bit 7 bit 0
bit 7 WCOL: Write Collision Detect bit
1 = The SSPBUF register is written while it is still transmitting the previous word
(must be cleared in software)
0 = No colli si on
bit 6 SSPOV: Receive Overflow Indicator bit
In SPI mode:
1 = A new byte is re ceived while the SSPBUF register is still holding the previous data. In case
of overflow, the data in SSPSR is lost. Overflow can only occur in Slave mode. The user
must read the SSPBUF, even if only transmitting data, to avoid setting overflow. In
Master mode, the overflow bit is not set since each new reception (and transmission) is
initiated by writing to the SSPBUF register.
0 = No overflow
In I 2 C mode:
1 = A byte is received while the SSPBUF register is still holding the previous byte. SSPOV
is a dont care in Transmit mode. SSPOV must be cleared in software in either mode.
0 = No overflow
bit 5 SSPEN: Synchronous Serial Port Enable bit
In SPI mode:
1 = Enables serial port and configures SCK, SDO, and SDI as serial port pins
0 = Disables serial port and configures these pins as I/O port pins
In I 2 C mode:
1 = Enables the serial port and configures the SDA and SCL pins as serial port pins
0 = Disables serial port and configures these pins as I/O port pins
In both modes, when enabled, these pins must be properly configured as input or output.
bit 4 CKP: Clock Polarity Select bit
In SPI mode:
1 = IDLE state for clock is a high level (Microwire® default)
0 = IDLE state for clock is a low level (Microwire® alternate)
In I 2 C mode:
SCK release cont rol
1 = Enable clock
0 = Holds clock low (clock stretch). (Used to ensure data setup time.)
bit 3-0 SSPM3:SSPM0: Synchronous Serial Port Mode Select bits
0000 = SPI Master mode, clock = FOSC/4
0001 = SPI Master mode, clock = FOSC/16
0010 = SPI Master mode, clock = FOSC/64
0011 = SPI Master mode, clock = TMR2 output/2
0100 = SPI Slave mode, clock = SCK pin. SS pin control enabled.
0101 = SPI Sl av e m od e, cloc k = SCK pin. SS pin control di sable d. SS can be used as I/O pin.
0110 = I2C Slave mode, 7-bit address
0111 = I2C Slave mode, 10-bit address
1011 = I2C Firmware Controlled Master mode (slave IDLE)
1110 = I2C Slave mode, 7-bit address with START and STOP bit interrupts enabled
1111 = I2C Slave mode, 10-bit address with START and STOP bit interrupts enabled
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
- n = Value at POR rese t 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
PIC16F7X
DS30325B-page 62 2002 Microchip Technology Inc.
FIGURE 9-1: SSP BLOCK DIAGRAM
(SPI MODE) To enable the serial port, SSP enable bit, SSPEN
(SSPCON<5>) must be set. To reset or reconfigu re SPI
mode, clear bit SSPEN, re-initialize the SSPCON reg-
ister, and then set bi t SSPEN. Th is con fig ures the SDI,
SDO, SCK, and SS pins as serial port pins. For the pins
to behave as the serial port function, they must have
their data direction bits (in the TRISC register) appro-
priately programmed. That is:
SDI must have TRISC<4> set
SDO must have TRISC<5> cleared
SCK (Master mode) must have TRISC<3>
cleared
SCK (Slave mode) must have TRISC<3> set
SS must have TRISA<5> set and ADCON must
be configured such that RA5 is a digital I/O
.
Read Write
Internal
Data Bus
RC4/SDI/SDA
RC5/SDO
RA5/SS/AN4
RC3/SCK/
SSPSR reg
SSPBUF reg
SSPM3:SSPM0
bit0 Shift
Clock
SS Control
Enable
Edge
Select
Clock Select
TMR2 Output
TCY
Prescaler
4, 16, 64
TRISC<3>
2
Edge
Select
2
4
SCL
Peripheral OE
Note 1: When the SPI is in Slave mode with SS pin
control enabled (SSPCON<3:0> = 0100),
the SPI module will reset if the SS pin is set
to VDD.
2: If the SPI is used in Slave mode with
CKE = '1', then the SS pin control must be
enabled.
3: When the SPI is in Slave mode with SS
pin control enabled (SSPCON<3:0> =
0100), the state of the SS pin can affect
the state read back from the TRISC<5>
bit. The Peripheral OE signal from the
SSP module into PORTC controls the
state that is read back from the
TRISC<5> bit (see Section 4.3 for infor-
mation on PORTC). If Read-Modi fy-Write
instructions, such as BSF are performed
on the TRISC register while the SS pin is
high, this will cause the TRISC<5> bit to
be set, thus disabling the SDO output.
2002 Microchip Technology Inc. DS30325B-page 63
PIC16F7X
FIGURE 9-2: SPI MODE TIMING, MASTER MODE
FIGURE 9-3: SPI MODE TIMING (SLAVE MODE WITH CKE = 0)
FIGURE 9-4: SPI MODE TIMING (SLAVE MODE WITH CKE = 1)
SCK (CKP = 0,
SDI (SMP = 0)
SSPIF
bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0
SDI (SMP = 1)
SCK (CKP = 0,
SCK (CKP = 1,
SCK (CKP = 1,
SDO
bit7
bit7 bit0
bit0
CKE = 0)
CKE = 1)
CKE = 0)
CKE = 1)
SCK (CKP = 0)
SDI (SMP = 0)
SSPIF
bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0
SCK (CKP = 1)
SDO
bit7 bit0
SS (optional)
SCK (CKP = 0)
SDI (SMP = 0)
SSPIF
bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0
SCK (CKP = 1)
SDO
bit7 bit0
SS
PIC16F7X
DS30325B-page 64 2002 Microchip Technology Inc.
TABLE 9-1: REGISTERS ASSOCIATED WITH SPI OPERATION
Address Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Va lue on:
POR,
BOR
Value on
all other
RESETS
0Bh,8Bh.
10Bh,18Bh INTCON GIE PEIE TMR0IE INTE RBIE TMR0IF INTF RBIF 0000 000x 0000 000u
0Ch PIR1 PSPIF(1) ADIF RCIF TXIF SSPIF CCP1IF TMR2IF TMR1IF 0000 0000 0000 0000
8Ch PIE1 PSPIE(1) ADIE RCIE TXIE SSPIE CCP1IE TMR2IE TMR1IE 0000 0000 0000 0000
87h TRISC PORTC Data Direction Register 1111 1111 1111 1111
13h SSPBUF Synchronous Serial Port Receive Buffer/Transmit Register xxxx xxxx uuuu uuuu
14h SSPCON WCOL SSPOV SSPEN CKP SSPM3 SSPM2 SSPM1 SSPM0 0000 0000 0000 0000
85h TRISA PO RTA Data Direction Register --11 1111 --11 1111
94h SSPSTAT SMP CKE D/A P S R/W UA BF 0000 0000 0000 0000
Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the SSP in SPI mode.
Note 1: Bits PSPIE and PSPIF are reserved on the PIC16F73/76; always maintain these bits clear.
2002 Microchip Technology Inc. DS30325B-page 65
PIC16F7X
9.3 SSP I2 C Operation
The SSP module in I2C mode, fully imp lements all slave
functions, except general call support, and provides
interrupts on START and STOP bits in hardware to facil-
itate firmware implementations of the master functions.
The SSP module implements the st andard mode speci-
fications as well as 7-bit and 10-bit addres sing.
T wo pins are used for data transfer . These are the RC3/
SCK/SCL pin, which is the clock (SCL), and the RC4/
SDI/S DA pin, which i s the data ( SDA). T he user mu st
configure these pins as inputs or outputs through the
TRISC<4:3> bits.
The SSP mod ule fun ctions a re enabl ed by setting SSP
enable bit SSPEN (SSPCON<5>).
FIGURE 9-5: SSP BLOCK DIAGRAM
(I2C MODE)
The SSP module has five registers for I2C operation.
These are the:
SSP Control Register (SSPCON)
SSP Status Register (SSPSTAT)
Serial Receive/Transmit Buffer (SSPBUF)
SSP Shift Re gi st er (SSPSR) - No t di rec tly ac ces sibl e
SSP Address Register (SSPADD)
The SSPCON register allows control of the I2C opera-
tion. Four mode selection bits (SSPCON<3:0>) allow
one of the following I2C modes to be selected:
I2C Slave mode (7-bit address)
I2C Slave mode (10-bit address)
I2C Slave mode (7-bit address), with START and
STOP bit interrupts enabled to support Firmware
Master mode
I2C Slave mo de (10-bit address) , with START and
STOP bit interrupts enabled to support Firmware
Master mode
I2C START and STOP bit interrupts enabled to
support Firmware Master mode, Slave is IDLE
Selection of any I2C mode with the SSPEN bit set,
forces the SCL and SDA pins to be open drain, pro-
vided these pins are programmed to inputs by setting
the appropriate TRISC bits. Pull-up resistors must be
provide d external ly to the SCL and SD A pins for proper
operation of the I2C module.
Additional information on SSP I2C operation can be
found in the PICmicro Mid-Range MCU Family Ref-
erence Manual (DS33023A).
9.3.1 SLAVE MODE
In Slave mod e, the SCL and SDA pin s must be config-
ured as input s (TRISC<4 :3> set). The SSP module will
override the input state with the output data when
required (slave -tran smit ter).
When an add ress is match ed, or the da t a trans fer after
an address match is received, the hardware automati-
cally will generate the Acknowledge (ACK) pulse, and
then load the SSPBUF reg is ter wi th th e re ceive d valu e
currently in the SSPSR register.
There are certain conditions that will cause the SSP
module not to give this ACK pulse. They include (either
or both):
a) The buffer full bit BF (SSPSTAT<0>) was set
before the transfer was received.
b) The overflow bit SSPOV (SSPCON<6>) was set
before the transfer was received.
In this case, the SSPSR register value is not loaded
into the SSPBUF, but bit SSPIF (PIR1<3>) is set.
Table 9-2 shows what happens when a data transfer
byte is received, given the status of bits BF and
SSPOV. The shaded cells show the condition where
user softwa re did not properl y clear the ove rflow condi-
tion. Flag bit BF is cl eared by reading the SSPBUF re g-
ister, while bit SSPOV is cleared through software.
The SCL clock input must have a minimum high and
low fo r pro per ope rati on. The high an d l ow ti me s of the
I2C specification, as well as the requirements of the
SSP module, are shown in timing parameter #100 and
parameter #101.
Read Write
SSPSR reg
Match Detect
SSPADD reg
START and
STOP b i t D e tect
SSPBUF reg
Internal
Data Bus
Addr Match
Set, RESET
S, P bits
(SSPSTAT reg)
RC3/SCK/SCL
RC4/
Shift
Clock
MSb
SDI/ LSb
SDA
PIC16F7X
DS30325B-page 66 2002 Microchip Technology Inc.
9.3.1.1 Addressing
Once the SSP module has been enabled, it waits for a
START condition to oc cur. Following the START condi-
tion, the 8-bits are shifted into the SSPSR register. All
incoming bits are sampled with the rising edge of the
clock (SCL) line. The value of register SSPSR<7:1> is
compared to the value of the SSPADD register. The
address is compared on the falling edge of the eighth
clock (SCL) pulse. If the addresses match, and the BF
and SSPOV bits are clear, the following events occur:
a) The SSPSR register value is loaded into the
SSPBUF register.
b) The buffer full bit, BF is set.
c) An ACK pulse is generated.
d) SSP interrupt flag bit, SSPIF (PIR1<3>) is set
(interrupt is genera ted if e nabled ) - on the fallin g
edge of the ninth SCL pulse.
In 10-bit Address mode, two address bytes need to be
received by the slave (Figure 9-7). The five Most Sig-
nificant bits (MSbs) of the first address byte specify if
this i s a 10-bit address. Bit R/W (SSPSTAT<2>) must
specify a writ e so the s la ve d e v ice will receiv e the se c-
ond address byte. For a 10-bit address, the first byte
would e qua l 1111 0 A9 A8 0, where A9 and A8 are
the two MSbs of the address.
The sequence of events for 10-bit address is as fol-
lows, with steps 7 - 9 for slave-transmitter:
1. Receive first (high) byte of address (bits SSPIF,
BF, and bit UA (SSPSTAT<1>) are set).
2. Update the SSPADD register with second (low)
byte of address (clears bit UA and releases the
SCL line).
3. Read the SSPBUF register (clears bit BF) and
clear flag bit SSPIF.
4. Receive second (low) byte of address (bits
SSPIF, BF, and UA are set).
5. Update t he SSPADD register wi th the firs t (hig h)
byte of a ddre ss , if match rele as es SCL li ne, this
will clear bit UA.
6. Read the SSPBUF register (clears bit BF) and
clear flag bit SSPIF.
7. Receive Repeated START condition.
8. Receive first (high) byte of address (bits SSPIF
and BF are set).
9. Read the SSPBUF register (clears bit BF) and
clear flag bit SSPIF.
TABLE 9-2: DAT A TRANSFER RECEIVED BYTE ACTIONS
9.3.1.2 Reception
When the R/W bit of the address byte is clear and an
address match occurs, the R/W bit of the SSPSTAT
register is cleare d. The re ceived ad dress is loa ded in to
the SSPBUF register.
When the address byte overflow condition exists, then
no Acknowledge (ACK) pulse is given. An overflow
condition is defined as either bit BF (SSPSTAT<0>) is
set, or b it SSPOV (SSPCON<6>) is set. This is an e rror
conditi on due to the users firmware.
An SSP interrupt is generated for each data transfer
byte. F lag bit SSPIF (PIR1<3> ) must be cleared i n soft-
ware. The SSPSTAT register is used to determine the
status of the byte.
Status Bits as Data
Transfer is Received SSPSR SSPBUF Generate ACK
Pulse
Set bit SSPIF
(SSP Interrupt occurs
if enabled)
BF SSPOV
00 Yes Yes Yes
10 No No Yes
11 No No Yes
0 1 No No Yes
Note: Shaded cells show the conditions where the user software did not properly clear the overflow condition.
2002 Microchip Technology Inc. DS30325B-page 67
PIC16F7X
FIGURE 9-6: I2C WAVEFORMS FOR RECEPTION (7-BIT ADDRESS)
9.3.1.3 Transmission
When the R/W bit of the incoming address byte is set
and an address match occurs, the R/W bit of the
SSPSTAT register is set. The received address is
loaded into the SSPBUF register. The ACK pulse will
be sent on the ninth bit, and pin RC3/SCK/SCL is held
low. The transmit data must be loaded into the
SSPBUF register, which also loads the SSPSR regis-
ter . The n, pin RC3/SCK/SCL shou ld be enabled by set-
ting bit CKP (SSPCON<4>). The master must monitor
the SCL p in p rior t o as se rting anothe r cl oc k pu ls e. Th e
slave devices may be holding off the master by stretch-
ing the clock. The eight data bits are shifted out on the
falling edge of the SCL input. This ensures that the
SDA signal is valid during the SCL high time (Figure 9-7).
An SSP interrupt is generated for each data transfer
byte. Flag bit SSPIF must be cleared in software, and
the SSPSTAT register is used to determine the status
of the byte. Flag bit SSPIF is set on the falling edge of
the ninth clock pulse.
As a s lav e-t rans mi tte r, the ACK puls e from the m aster-
receiver is latched on the rising edge of the ninth SCL
input pulse. If the SDA line was high (not ACK), then
the dat a tran sfer is com plete. When th e ACK is latched
by the slave, the slave logic is reset (resets SSPSTAT
register) an d the slave then moni tors for another occur-
rence of th e START bit. If the SD A l ine was l ow (ACK),
the transm it data must be load ed into the SSPBUF reg-
ister, which also loads the SSPSR register. Then pin
RC3/SCK/SCL should be enabled by setting bit CKP.
FIGURE 9-7: I2C WAVEFORMS FOR TRANSMISSION (7-BIT ADDRESS)
P
9
8
7
6
5
D0
D1
D2
D3D4
D5
D6D7
S
A7 A6 A5 A4 A3 A2 A1SDA
SCL 123456789123456789123
4
Bus Master
terminates
transfer
Bit SSPOV is set because the SSPBUF register is still full.
Cleared in software
SSPBUF register is read
ACK Receiving Data
Receiving Data D0
D1
D2
D3D4
D5
D6D7
ACK
R/W=0
Receiving Ad dr ess
SSPIF (PIR1<3>)
BF (SSPSTAT<0>)
SSPOV (SSPCON<6>)
ACK
ACK is not sent.
SDA
SCL
SSPIF (PIR 1<3>)
BF (SSPSTAT<0>)
CKP (SSPCON<4>)
A7 A6 A5 A4 A3 A2 A1 ACK D7 D6 D5 D4 D3 D2 D1 D0 ACK
Transmitting DataR/W = 1Receiving Address
123456789 123456789 P
Cleared in softwar e
SSPBUF is written in software From SSP Interrupt
Service Routine
Set bit after writing to SSPBUF
SData in
sampled SCL held low
while CPU
responds to SSPIF
(the SSPBUF must be written to
before the CKP bit can be set)
PIC16F7X
DS30325B-page 68 2002 Microchip Technology Inc.
9.3.2 MASTER MODE
Master mode of operation is supported in firmware
using interrupt generation on the detection of the
START and STOP conditions. The STOP (P) and
START (S) bits are cleare d from a RESET o r when th e
SSP module is dis abled. The STOP (P) and START (S)
bits will toggle based on the START and STOP condi-
tions. Control of the I2C bus may be taken when the P
bit is set, or the bus is IDLE and both the S and P bits
are clear.
In Master mode, the SCL and SDA lines are manipu-
lated by cleari ng the c orresp onding TRISC<4 :3> bit(s ).
The output level is always low, irrespective of the
value(s ) i n PO R T C <4:3 >. So w h en tran sm itti ng da t a, a
1 data bit must have the TRISC<4> bit set (input) and
a 0 data bit mus t hav e th e TRISC <4 > bit clea red (o ut-
put). The same scenario is true for the SCL line with the
TRISC<3> bit. Pull-up resistors must be provided
externally to the SCL and SDA pins for proper opera-
tion of the I2C module.
The following events will cause SSP Interrupt Flag bit,
SSPIF, to be set (SSP Interrupt will occur if enabled):
START condition
STOP condition
Data transfer byte transmitted/received
Master mode of operation can be done with either the
Slave mod e IDLE (SSPM3:SSPM0 = 1011), or with th e
Slave active. When both Master and Slave modes are
enabled, the software needs to differentiate the
source(s) of the interrupt.
9.3.3 MULTI-MASTER MODE
In Multi-Master mode, the interrupt generation on the
detection of the START and STOP conditions, allows
the determination of when the bus is free. The STOP
(P) and START (S) bits are cleared from a RESET or
when the SSP module is disabled. The STOP (P) and
START (S) bits will toggle based on the START and
STOP conditions. Control of the I2C bus may be taken
when bit P (SSPSTAT<4>) is set, or the bus is IDLE
and both the S and P bits clear. When the bus is busy,
enabling the SSP Interrupt will generate the interrupt
when the STOP condition occurs.
In Multi-Master operation, the SDA line must be moni-
tored to see if the signal level is the expected output
level. This check only needs to be done when a high
level is output. If a high level is expected a nd a low level
is present, the device needs to release the SDA and
SCL lines (set TRISC<4:3>). There are two stages
where this arbitration can be lost, these are:
Address Transfer
Data Transfer
When the slav e log ic is enab led, th e sla ve co ntinue s to
receive . If arbitrati on was l ost during the address trans-
fer stage, communication to the device may be in
progress. If addressed, an ACK pulse will be gener-
ated. If arbitration was lost during the data transfer
stage, the device will need to retransfer the data at a
later time.
TABLE 9-3: REGISTERS ASSOCIATED WITH I2C OPERATION
Address Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 B it 2 Bit 1 Bit 0 Value on:
POR,
BOR
Value on
all other
RESETS
0Bh, 8Bh,
10Bh,18Bh INTCON GIE PEIE TMR0IE INTE RBIE TMR0IF INTF RBIF 0000 000x 0000 000u
0Ch PIR1 PSPIF(1) ADIF RCIF TXIF SSPIF CCP1IF TMR2IF TMR1IF 0000 0000 0000 0000
8Ch PIE1 PSPIE(1) ADIE RCIE TXIE SSPIE CCP1IE TMR2IE TMR1IE 0000 0000 0000 0000
13h S SP BUF Synchronous Ser ial Port Receive Buffer/Transmit Register xxxx xxxx uuuu uuuu
93h S SPADD Sync hronous Ser ial Port (I2C mode) Address Register 0000 0000 0000 0000
14h SSPCON WCOL SSPOV SSPEN CKP SSPM3 SSPM2 SSPM1 SSPM0 0000 0000 0000 0000
94h SSPSTAT SMP(2) CKE(2) D/A PSR/WUA BF 0000 0000 0000 0000
87h TRISC PORTC Data Direction Register 1111 1111 1111 1111
Legend: x = un known , u = unchanged, - = unimplemented locations read as 0. Shaded cells are not used by SSP module in I2C mode.
Note 1: PSPIF and PSPIE are reserved on the PIC16F73/76; always maintain these bits clear.
2: Maintain these bits clear in I2C mode.
2002 Microchip Technology Inc. DS30325B-page 69
PIC16F7X
10.0 UNIVERSAL SYNCHRONOUS
ASYNCHRONOUS RECEIVER
TRANSMITTER (USART)
The Universal Synchronous Asynchronous Receiver
Transmitter (USART) module is one of the two serial
I/O mo dules . (USA RT is als o kno wn as a S erial Com-
munications Interface or SCI.) The USART can be con-
figured as a full duplex asynchronous system that can
communicate with peripheral devices, such as CRT ter-
minals and perso nal comp uters, or it can be confi gured
as a half duple x s yn chronous s y ste m th at c an commu-
nicate with peripheral devices, such as A/D or D/A inte-
grated circuits, serial EEPROMs, etc.
The USART can be configured in the following modes:
Asynchronous (full duplex)
Synchronous - Master (half duplex)
Synchronous - Slave (half duplex)
Bit SPEN (RCSTA<7>) and bits TRISC<7:6> have to
be set in order to configure pins RC6/TX/CK and
RC7/RX/DT as the Universal Synchronous Asynchro-
nous Receiver Transmitter.
REGISTER 10-1: TXSTA: TRANSMIT STATUS AND CONTROL REGISTER (ADDRESS 98h)
R/W-0 R/W-0 R/W-0 R/W-0 U-0 R/W-0 R-1 R/W-0
CSRC TX9 TXEN SYNC BRGH TRMT TX9D
bit 7 bit 0
bit 7 CSRC: Clock Source Select b it
Asynchro nou s mo de:
Dont care
Synchronous mode:
1 = Master mode (clock generated internally from BRG)
0 = Slave mode (clock from external source)
bit 6 TX9: 9-bit Transmit Enable bit
1 = Selects 9-bit transmission
0 = Selects 8-bit transmission
bit 5 TXEN: Transmit Enable bit
1 = Transmit enabled
0 = Transmit disabled
Note: SREN/CREN overrides TXEN in Sync mode.
bit 4 SYNC: USART Mode Select bit
1 = Synchronous mode
0 = Asynchronous mode
bit 3 Unimplemented: R e ad as '0'
bit 2 BRGH: High Baud Rate Select bit
Asynchro nou s mo de:
1 = High speed
0 = Low speed
Synchronous mode:
Unused in this mode
bit 1 TRMT: Transmit Shift Register Status bit
1 = TSR empty
0 = TSR full
bit 0 TX9D: 9th bit of Transmit Data
Can be parity bit
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
- n = Value at POR reset 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
PIC16F7X
DS30325B-page 70 2002 Microchip Technology Inc.
REGISTER 10-2: RCSTA: RECEIVE STATUS AND CONTROL REGISTER (ADDRESS 18h)
R/W-0 R/W-0 R/W-0 R/W-0 U-0 R-0 R-0 R-x
SPEN RX9 SREN CREN FERR OERR RX9D
bit 7 bit 0
bit 7 SPEN: Serial Port Enable bit
1 = Serial port enabled (configures RC7/RX/DT and RC6/TX/CK pins as serial port pins)
0 = Ser ial port disabled
bit 6 RX9: 9-bit Receive Enable bit
1 = Selects 9-bit reception
0 = Selects 8-bit reception
bit 5 SREN: Single Receive Enable bit
Asynchron ous mo de:
Dont care
Synchronous mode - Master:
1 = Enables si ngle receive
0 = Disable s sin gl e re cei ve
This bit is cleared after reception is complete.
Synchronous mode - Slave:
Dont care
bit 4 CREN: Continuous Receive Enable bit
Asynchron ous mo de:
1 = Enables continuous receive
0 = Disable s con tinuous receive
Synchronous mode:
1 = Enables continuous receive until enable bit CREN is cleared (CREN overrides SREN)
0 = Disable s con tinuous receive
bit 3 Unimplemented: Read as '0'
bit 2 FERR: Framing Error bit
1 = Framing error (can be updated by reading RCREG register and receive next valid byte)
0 = No framing error
bit 1 OERR: Overrun Error bit
1 = Overrun error (can be cleared by clearing bit CREN)
0 = No overrun error
bit 0 RX9D: 9th bit of Received Data
Can be pari ty bit (pa rity to be calcu lat ed by firm ware )
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
- n = Value at POR reset 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
2002 Microchip Technology Inc. DS30325B-page 71
PIC16F7X
10.1 USART Baud Rate Generator
(BRG)
The BRG supports both the Asynchronous and Syn-
chronous modes of the USART. It is a dedicated 8-bit
baud rate generator. The SPBRG register controls the
period of a free running 8-bit timer. In Asynchronous
mode, bit BRGH (TXSTA<2>) also controls the baud
rate. In Synchronous mode, bit BRGH is ignored.
Table 10-1 shows the formula for computation of the
baud rate for diff eren t US ART modes whic h on ly a ppl y
in Master mode (internal clock).
Given the desired baud rate and FOSC, the nearest
integer value for the SPBRG register can be calculate d
using the formula in Table 10-1. From this, the error in
baud rate can be determined.
It may be advantageous to use the high baud rate
(BRGH = 1), even for slower baud clocks. This is
becaus e the FOSC/(16(X + 1)) equat ion c an red uce th e
baud rate error in some cases.
Writing a new value to the SPBRG register causes the
BRG timer to be reset (or cleared). This ensures the
BRG does not wait for a timer overflow before output-
ting the new baud rate.
10.1.1 SAMPLING
The dat a on the RC7/RX/D T pin is sa mpled three time s
by a majority detect circuit to determine if a high or a
low level is present at the RX pin.
TABLE 10-1: BAUD RATE FORMULA
TABLE 10-2: REGISTERS ASSOCIATED WITH BAUD RATE GENERATOR
SYNC BRGH = 0 (Low Speed) BRGH = 1 (High Speed)
0
1
(Asynchron ous ) Baud Rate = FOSC/(64(X+1))
(Synchronous) Baud Rate = FOSC/(4(X+1)) Baud Rate = FOSC/(16(X+1))
N/A
X = value in SPBRG (0 to 255)
Address Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 V a lue on:
POR,
BOR
Value on
all other
RESETS
98h TXSTA CSRC TX9 TXEN SYNC BRGH TRMT TX9D 0000 -010 0000 -010
18h RCSTA SPEN RX9 SREN CREN FERR OERR RX9D 0000 -00x 0000 -00x
99h SPBRG Baud Rate Genera tor Regi ster 0000 0000 0000 0000
Legend: x = unknown, - = unimplemented, read as '0'. Shaded cells are not used by the BRG.
PIC16F7X
DS30325B-page 72 2002 Microchip Technology Inc.
TABLE 10-3: BAUD RATES FOR ASYNCHRONOUS MODE (BRGH = 0)
BAUD
RATE
FOSC = 20 MHz FOSC = 16 MHz FOSC = 10 MHz
BAUD %
ERROR
SPBRG
VALUE
(DECIMAL) BAUD %
ERROR
SPBRG
VALUE
(DECIMAL) BAUD %
ERROR
SPBRG
VALUE
(DECIMAL)
1200 1,221 1.73% 255 1,202 0.16% 207 1,202 0.16% 129
2400 2,404 0.16% 129 2,404 0.16% 103 2,404 0.16% 64
9600 9,470 -1.36% 32 9,615 0.16% 25 9,766 1.73% 15
19,200 19,531 1.73% 15 19,231 0.16% 12 19,531 1.73% 7
38,400 39,063 1.73% 7 35,714 -6.99% 6 39,063 1.73% 3
57,600 62,500 8.51% 4 62,500 8.51% 3 52,083 -9.58% 2
76,800 78,125 1.73% 3 83,333 8.51% 2 78,125 1.73% 1
96,000 104,167 8.51% 2 83,333 -13.19% 2 78,125 -18.62% 1
115,200 104,167 -9.58% 2 125,000 8.51% 1 78,125 -32.18% 1
250,000 312,500 25.00% 0 250,000 0.00% 0 156,250 -37.50% 0
BAUD
RATE
FOSC = 4 MHz FOSC = 3.6864 MHz FOSC = 3.579545 MHz
BAUD %
ERROR
SPBRG
VALUE
(DECIMAL) BAUD %
ERROR
SPBRG
VALUE
(DECIMAL) BAUD %
ERROR
SPBRG
VALUE
(DECIMAL)
300 300 0.16% 207 300 0.00% 191 301 0.23% 185
1200 1,202 0.16% 51 1,200 0.00% 47 1,190 -0.83% 46
2400 2,404 0.16% 25 2,400 0.00% 23 2,432 1.32% 22
9600 8,929 -6.99% 6 9,600 0.00% 5 9,322 -2.90% 5
19,200 20,833 8.51% 2 19,200 0.00% 2 18,643 -2.90% 2
38,400 31,250 -18.62% 1 28,800 -25.00% 1 27,965 -27.17% 1
57,600 62,500 8.51% 0 57,600 0.00% 0 55,930 -2.90% 0
76,800 62,500 -18.62% 0 ——
TABLE 10-4: BAUD RATES FOR ASYNCHRONOUS MODE (BRGH = 1)
BAUD
RATE
FOSC = 20 MHz FOSC = 16 MHz FOSC = 10 MHz
BAUD %
ERROR
SPBRG
VALUE
(DECIMAL) BAUD %
ERROR
SPBRG
VALUE
(DECIMAL) BAUD %
ERROR
SPBRG
VALUE
(DECIMAL)
2400 —— —— 2,441 1.73% 255
9600 9,615 0.16% 129 9,615 0.16% 103 9,615 0.16% 64
19,200 19,231 0.16% 64 19,231 0.16% 51 18,939 -1.36% 32
38,400 37,879 -1.36% 32 38,462 0.16% 25 39,063 1.73% 15
57,600 56,818 -1.36% 21 58,824 2.12% 16 56,818 -1.36% 10
76,800 78,125 1.73% 15 76,923 0.16% 12 78,125 1.73% 7
96,000 96,154 0.16% 12 100,000 4.17% 9 89,286 -6.99% 6
115,200 113,636 -1.36% 10 111,111 -3.55% 8 125,000 8.51% 4
250,000 250,000 0.00% 4 250,000 0.00% 3 208,333 -16.67% 2
300,000 312,500 4.17% 3 333,333 11.11% 2 312,500 4.17% 1
BAUD
RATE
(K)
FOSC = 4 MHz FOSC = 3.6864 MHz FOSC = 3.579545 MHz
BAUD %
ERROR
SPBRG
VALUE
(DECIMAL) BAUD %
ERROR
SPBRG
VALUE
(DECIMAL) BAUD %
ERROR
SPBRG
VALUE
(DECIMAL)
1200 1,202 0.16% 207 1,200 0.00% 191 1,203 0.23% 185
2400 2,404 0.16% 103 2,400 0.00% 95 2,406 0.23% 92
9600 9,615 0.16% 25 9,600 0.00% 23 9,727 1.32% 22
19,200 19,231 0.16% 12 19,200 0.00% 11 18,643 -2.90% 11
38,400 35,714 -6.99% 6 38,400 0.00% 5 37,287 -2.90% 5
57,600 62,500 8.51% 3 57,600 0.00% 3 55,930 -2.90% 3
76,800 83,333 8.51% 2 76,800 0.00% 2 74,574 -2.90% 2
96,000 83,333 -13.19% 2 115,200 20.00% 1 111,861 16.52% 1
115,200 125,000 8.51% 1 115,200 0.00% 1 111,861 -2.90% 1
250,000 250,000 0.00% 0 230,400 -7.84% 0 223,722 -10.51% 0
2002 Microchip Technology Inc. DS30325B-page 73
PIC16F7X
10.2 USART Asynchronous Mode
In this mode, the USART uses standard non-return-to-
zero (NRZ) format (one START bit, eight or nine data
bits, and one STOP bit). The most common data format
is 8-bits. An on-chip, dedicated, 8-bit baud rate gener-
ator can be used to de rive st and ard baud rate freque n-
cies from the oscillator. The USART transmits and
receives the LSb first. The USART’s transmitter and
receiver are functionally independent, but use the
same d at a for ma t an d baud rat e. T he bau d ra te gener-
ator produces a clock, either x16 or x64 of the bit shift
rate, depe nding on bit BRGH (TXSTA<2>). Parity i s not
supporte d by the hard ware, but can be imple mente d in
software (and stored as the ninth data bit). Asynchro-
nous mode is stopped during SLEEP.
Asynchronous mode is selected by clearing bit SYNC
(TXSTA<4>).
The USART Asynchronous module consists of the fol-
lowing important elements:
Baud Rate Genera tor
Sampling Circuit
Asynchronous Transmitter
Asynchronous Receiver
10.2.1 USART ASYNCHRONOUS
TRANSMITTER
The USART transmitter block diagram is shown in
Figure 10-1. The heart of t he transmitter is the transmit
(serial) shift register (TSR). The shift register obtains its
data from the read/write transmit buffer, TXREG. The
TXREG register is loaded with data by firmware. The
TSR register is not loaded until the STOP bit has been
transmitted from the previous load. As soon as the
STOP bit is transmitted, the TSR is loaded with new data
from the TXREG register (if available). Once the TXREG
register transfers the data to the TSR register, the
TXREG register is empty. One instruction cycle later,
flag bit TXIF (PIR1<4>) and flag bit TRMT (TXSTA<1>)
are set. The TXIF interrupt can be enabled/disabled by
setting/clearing enable bit TXIE (PIE1<4>). Flag bit TXIF
will be s et, regardless of the state of enabl e bit TXIE and
cannot be cl eared in software. It will reset only when new
data is loaded into the TXREG register. While flag bit
TXIF indicates the status of th e TXREG register , another
bit TRMT (TXST A<1>) shows the st atus of the TSR reg-
ister. S t atus bit TRMT is a read only bit, w hich is set one
instruction cycle after the TSR register becomes empty,
and is cleared one instruction cycle after the TSR regis-
ter is loaded. No interrupt logic is tied to this bit, so the
user has to poll this bit in order to determine if the TSR
register is empty.
Transmission is enabled by setting enable bit TXEN
(TXST A<5>). The actual transmission will not occur until
the TXREG register has been loaded with data and the
baud rate generator (BRG) has produced a shift clock
(Figure 10-2). The transmission can also be started by
first loading the TXREG register and then setting enable
bit TXEN. Normally, when transmission is first started,
the TSR register is empty. At that point, transfer to the
TXREG register will result in an immediate transfer to
TSR, resulting in an empty TXREG. A back-to-back
transfer is thus possible (Figure 10-3). Clearing enable
bit TXEN during a transmission will cause the transmis-
sion to be aborted and will reset the transmitter. As a
result, the RC6/TX/CK pin will revert to hi-impedance .
In order to select 9-bit transmission, transmit bit TX9
(TXSTA<6>) should be se t and the ninth bit sh ould be
written to TX9D (TXST A<0>). The ninth bit must be writ-
ten befor e w ritin g t he 8 -bit d ata to t he TXRE G re gister.
This is because a data write to the TXREG register can
result in an immediate transfer of the data to the TSR
register (if the TSR is empty). In such a case, an incor-
rect ninth data bit may be loaded in the TSR register.
FIGURE 10-1: USART TRANSMIT BLOCK DIAGRAM
Note 1: The TSR register is not mapped in data
memory, so it is not available to the user.
2: Flag bit T XIF is set when en able bit TXEN
is set. TXIF is cle ared by loadi ng TXREG.
TXIF
TXIE
Interrupt
TXEN Baud Rate CLK
SPBRG
Baud Rate Generator TX9D
MSb LSb
Data Bus
TXREG Register
TSR Register
(8) 0
TX9
TRMT SPEN
RC6/TX/CK pin
Pin Buffer
and Control
8
• •
PIC16F7X
DS30325B-page 74 2002 Microchip Technology Inc.
Steps to follow when setting up an Asynchronous
Transmission:
1. Initialize th e SPBRG re gis te r for the ap prop ria te
baud rate. If a high speed baud rate is desired,
set bit BRGH (Section 10.1).
2. Enable the asynchronous serial port by clearing
bit SYNC and setting bit SPEN.
3. If interrupts are desired, then set enable bit TXIE.
4. If 9-bit transmission is desired, then set transmit
bit TX9.
5. Enable the transmission by setting bit TXEN,
which will also set bit TXIF.
6. If 9-bit transmission is selected, the ninth bit
should be loaded in bit TX9D.
7. Load data to the TXREG register (starts
transmission).
8. If using interrupts, ensure that GIE and PEIE in
the INTCON register are set.
FIGURE 10-2: ASYNCHRONOUS MASTER TRANSMISSION
FIGURE 10-3: ASYNCHRONOUS MASTER TRANSMISSION (BACK TO BACK)
TABLE 10-5: REGISTERS ASSOCIATED WITH ASYNCHRONOUS TRANSMISSION
Address Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Value on:
POR,
BOR
Value on
all other
RESETS
0Bh, 8Bh,
10Bh,18Bh INTCON GIE PEIE TMR0IE INTE RBIE TMR0IF INTF RBIF 0000 000x 0000 000u
0Ch PIR1 PSPIF(1) ADIF RCIF TXIF SSPIF CCP1IF TMR2IF TMR1IF 0000 0000 0000 0000
18h RCSTA SPEN RX9 SREN CREN FERR OERR RX9D 0000 -00x 0000 -00x
19h TXREG USA RT Transmit Register 0000 0000 0000 0000
8Ch PIE1 PSPIE(1) ADIE RCIE TXIE SSPIE CCP1IE TMR2IE TMR1IE 0000 0000 0000 0000
98h TXSTA CSRC TX9 TXEN SYNC BRGH TRMT TX9D 0000 -010 0000 -010
99h SPBRG Baud Rate Generator Register 0000 0000 0000 0000
Legend: x = unknown, - = unimplemented locations read as '0'. Shaded cells are not used for asynchronous transmission.
Note 1: Bits PSPIE and PSPIF are reserved on the PIC16F73/76; always maintain these bits clear.
Word 1 ST OP Bit
Word 1
Transmit Sh ift Reg
START Bit Bit 0 Bit 1 Bit 7/8
Write to TXREG Word 1
BRG Output
(Shift Clock)
RC6/TX/CK (pin)
TXIF bit
(Transm i t Buffe r
Reg. Empty Flag)
TRMT bit
(Transmit Shift
Reg. Empty Flag)
Transmit Shift Reg.
Write to TXREG
BRG Output
(Shift Clock)
RC6/TX/CK (pin)
TXIF bit
(Interrupt Reg. Flag)
TRMT bit
(T ransmit Shift
Reg. Empty Flag)
Word 1 Word 2
Word 1 Word 2
START Bit STOP Bit START Bit
Transmit Shift Reg.
Word 1 Word 2
Bit 0 Bi t 1 Bit 7/8 Bit 0
Note: This timing diagram shows two consecutive transmissions.
2002 Microchip Technology Inc. DS30325B-page 75
PIC16F7X
10.2.2 USART ASYNCHRONOUS
RECEIVER
The receiver block diagram is shown in Figure 10-4.
The data is receiv ed on th e R C7/R X/DT p in an d dri ve s
the data recovery block. The data recovery block is
actuall y a h ig h s pe ed sh ifte r operating a t x 16 tim es th e
baud rate , whereas th e main receive serial shifte r oper-
ates at the bit rate, or at FOSC.
Once Asynchronous mode is selected, reception is
enabled by setti ng bit CRE N (RCSTA<4>).
The heart of the rece iver is the r eceive (serial) shift reg-
ister (RSR). After sampling the STOP bit, the received
data in the RSR is tra nsferred to the RCREG register (if
it is empty). If the transfer is complete, flag bit RCIF
(PIR 1<5 >) i s se t. Th e ac tua l in ter ru pt c an be enab led /
disabled by setting/clearing enable bit RCIE
(PIE1<5>). Flag bit RCIF is a read only bit which is
cleared by the hardware. It is cleared when the RCREG
register has been read and is empty. The RCREG is a
double buffered register (i.e., it is a two deep FIFO). It
is possible for two bytes of data to be received and
transferred to the RCREG FIFO and a third byte to
begin shifting to the RSR register. On the detection of
the STOP bit of the third byte, if the RCREG register is
still f ull, the overrun error bit OE RR (RCSTA<1>) will b e
set. The word in the RSR will be lost. The RCREG reg-
ister can be read twice to retrieve the two bytes in the
FIFO. O verrun bit OE RR ha s to b e clea red in softwar e.
This is done by resetting the receive logic (CREN is
cleared and then s et). If bit O ERR is s et, tran sfers from
the RSR register to the RCREG register are inhibited
and no further data will be received, therefore, it is
essential to clear error bit OERR if it is set. Framing
error bit FERR (RCSTA<2>) is set if a STOP bit is
detected as cle ar. Bit FERR and the 9th re cei ve bit a re
buffered the same way as the receive data. Reading
the RCREG will load bits RX9D and FERR with new
values , the refo re, it is essent ial for the us er to re ad th e
RCSTA register before reading RCREG register, in
order not to lose the old FERR and RX9D inform ation .
FIGURE 10-4: USART RECEIVE BLOCK DIAGRAM
x64 Baud Rate CLK
SPBRG
Baud Rate Generator
RC7/RX/DT Pin Buffer
and Control
SPEN
Data
Recovery
CREN OERR FERR
RSR Register
MSb LSb
RX9D RCREG Register FIFO
Interrupt RCIF
RCIE Data Bus
8
STOP START
(8) 710
RX9
• • •
FOSC
÷64
÷16
or
PIC16F7X
DS30325B-page 76 2002 Microchip Technology Inc.
FIGURE 10-5: ASYNCHRONOUS RECEPTION
Steps to follow when setting up an Asynchronous
Reception:
1. Initialize th e SPBRG re gis te r for the ap prop ria te
baud rate. If a high speed baud rate is desired,
set bit BRGH (Section 10.1).
2. Enable the asynchronous serial port by clearing
bit SYNC and setting bit SPEN.
3. If interrupts are desired, then set enable bit
RCIE.
4. If 9-bit reception is desired, then set bit RX9.
5. Enable the reception by setting bit CREN.
6. Flag bit R CIF w i ll b e se t w he n rec ept ion is com-
plete an d an interru pt will be generate d if enabl e
bit RCIE is set.
7. Read the RCSTA register to get the ninth bit (if
enabled) and determine if any error occurred
during reception.
8. Read the 8-bit received data by reading the
RCREG register.
9. If any error occurred, clear the error by clearing
enable bit CREN.
10. If using interrupts, ensure that GIE and PEIE in
the INTCON register are set.
TABLE 10-6: REGISTERS ASSOCIATED WITH ASYNCHRONOUS RECEPTION
START
bit bit7/8
bit1bit0 bit7/8 bit0STOP
bit
START
bit START
bit
bit7/8 STOP
bit
RX (pin)
Reg
Rcv Buffer Reg
Rcv Shift
Read Rcv
Buffer reg
RCREG
RCIF
(Interrupt Flag)
OERR bit
CREN
Word 1
RCREG Word 2
RCREG
STOP
bit
Note: This timing diagram shows three words appearing on the RX input. The RCREG (receive buffer) is read after the third word,
causing the OERR (overrun) bit to be set. An overrun error indicates an error in user firmware.
Address Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Value on:
POR,
BOR
Value on
all other
RESETS
0Bh, 8Bh,
10Bh,18Bh INTCON GIE PEIE TMR0IE INTE RBIE TMR0IF INTF RBIF 0000 000x 0000 000u
0Ch PIR1 PSPIF(1) ADIF RCIF TXIF SSPIF CCP1IF TMR2IF TMR1IF 0000 0000 0000 0000
18h RCSTA SPEN RX9 SREN CREN FERR OERR RX9D 0000 -00x 0000 -00x
1Ah RCREG USART Receive Register 0000 0000 0000 0000
8Ch PIE1 PSPIE(1) ADIE RCIE TXIE SSPIE CCP1IE TMR2IE TMR1IE 0000 0000 0000 0000
98h TXSTA CSRC TX9 TXEN SYNC BRGH TRMT TX9D 0000 -010 0000 -010
99h SPBRG Baud Rate Generator Register 0000 0000 0000 0000
Legend: x = unknown, - = unimplemented locations read as '0'. Shaded cells are not used for asynchronous reception.
Note 1: Bits PSPIE and PSPIF are reserved on the PIC16F73/76 devices; always maintain these bits clear.
2002 Microchip Technology Inc. DS30325B-page 77
PIC16F7X
10.3 USART Synchronous Master
Mode
In Sync hronous Ma ster mode, the data is transmi tted in
a half-duplex manner (i.e., transmission and reception
do not occur at the sa me time). When tran smitting dat a,
the reception is inhibited and vice versa. Synchronous
mode is entered by setting bit SYNC (TXSTA<4>). In
addition, enable bit SPEN (RCSTA<7>) is set in order
to configure the RC6/TX/CK and RC7/RX/DT I/O pins
to CK (clock) and DT (data) lines, respectively. The
Master mode ind icates t hat the pr ocessor transmit s the
master clock on the CK line. The Master mode is
entered by setting bit CSRC (TXSTA<7>).
10.3.1 USART SYNCHRONOUS MASTER
TRANSMISSION
The USART transmitter block diagram is shown in
Figure 10-1. The h eart of t he trans mitte r is the t ransm it
(serial) shift regist er (TSR). The shi ft register ob tains it s
data from the read/write transmit buffer register
TXREG. The TXREG register is loaded with data in
software. The TSR register is not loaded until the last
bit has been transmitted from the previous load. As
soon as the last bit is transmitted, the TSR is loaded
with new data from the TXREG (if available). Once the
TXREG register transfers the data to the TSR register
(occurs in one TCYCLE), the TXREG i s empt y and int er-
rupt bit TXIF (PIR1<4>) is set. The interrupt can be
enabled/disabled by setting/clearing enable bit TXIE
(PIE1<4>). Flag bit TXIF will be set, regardless of the
state of enable bit TXIE and cannot be cleared in soft-
ware. It will re set o nly when ne w dat a i s loaded into the
TXREG register . While flag bit TXIF indicates the st atus
of th e T XR EG r egi st e r, an oth er b it T RMT ( TX STA<1>)
shows the status of the TSR register. TRMT is a read
only bit, which is set when the TSR is empty. No inter-
rupt logic is tied to this bit, so the user has to poll this
bit in order to determine if the TSR register is empty.
The TSR is not mapped in data memory, so it is not
availa ble to the user.
Transmission is enabled by setting enable bit TXEN
(TXSTA<5>). The actual transmission will not occur
until the TXREG register has been loaded with data.
The fir st data bit will be shifte d out on the next av ailable
rising edge of the clock on the CK line. Data out is
stab le around the fal ling edge of the sync hronous cloc k
(Figure 10-6). The transmission can also be started by
first loading the TXREG register and then setting bit
TXEN (Figure 10-7). This is advantageous when slow
baud rates are selected, since the BRG is kept in
RESET when bits TXEN, CREN and SREN are clear.
Setting enable bit TXEN will start the BRG, creating a
shift c lock immed iately. Normally, when trans missio n is
first started, the TSR register is empty, so a transfer to
the TXREG reg is ter wi ll re su lt i n an immedia te transfer
to TSR, resulting in an empty TXREG. Back-to-back
transfers are possible.
Clearing enable bit TXEN during a transmission will
cause the tra nsm is s ion to be ab orte d a nd will re se t th e
transmitter. The DT and CK pins will revert to hi-
impeda nce. If ei ther bit C REN or bi t SREN is set durin g
a transmis sion , the transm issi on is abor ted and the DT
pin reverts to a hi-impedance state (for a reception).
The CK pin will remain an output if bit CSRC is set
(internal clock). The transmitter logic, however, is not
reset, although it is disconnected from the pins. In order
to reset the tran sm itte r, the user has to cle ar bi t TXEN.
If bit SREN is set (t o interrupt an on-goin g trans mission
and rec eive a sing le word ), then after th e single word is
received, bit SREN will be cleared and the serial port
will revert back to transmitting, since bit TXEN is still
set. The DT line will immediately switch from Hi-
impeda nce Re ceive mode to tran smit an d st art driv ing.
To avoid this, bit TXEN should be cleared.
In order to select 9-bit transmission, the TX9
(TXSTA<6>) bit should be set and the ninth bit should
be written to bit TX9D (TXSTA<0>). The ninth bit must
be written before writing the 8-bit data to the TXREG
register. This is because a data write to th e TXREG can
result in an immediate transfer of the data to the TSR
register (if the TSR is empty). If the TSR was empty and
the TXREG was written before writing the new TX9D,
the present value of bit TX9D is loaded.
Steps to follow when setting up a Synchronous Master
Transmission:
1. Initiali ze the SPBRG re gis ter for the ap prop ria te
baud rate (Section 10.1).
2. Enable the synchronous master serial port by
setting bits SYNC, SPEN and CSRC.
3. If interrupts are desired, set enable bit TXIE.
4. If 9-bit transmission is desired, set bit TX9.
5. Enable the tr ansmission by setting bit TXEN.
6. If 9-bit transmission is selected, the ninth bit
should be loaded in bit TX9D.
7. S tart transmission by loading dat a to the TXREG
register.
8. If using interrupts, ensure that GIE and PEIE in
the INTCON register are set.
PIC16F7X
DS30325B-page 78 2002 Microchip Technology Inc.
FIGURE 10-6: SYNCHRONOUS TRANSMISSION
FIGURE 10-7: SYNCHRONOUS TRANSMISSION (THROUGH TXEN)
TABLE 10-7: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER TRANSMISSION
bit 0 bit 1 bit 7
Word 1
Q1Q2Q3Q4 Q1Q2Q3Q4Q1 Q2Q3Q4Q1Q2Q3Q4Q1Q2Q3Q4 Q3Q4 Q1Q2Q3Q4Q1Q2Q3Q4Q1Q2Q3Q4Q1Q2Q3Q4Q1Q2Q3Q4Q1Q2Q3Q4
bit 2 bit 0 bit 1 bit 7
RC7/RX/DT
RC6/TX/CK
Write t o
TXREG reg
TXIF bit
(Inter rupt Flag)
TRMT
TXEN bit 1 1
Note: Sync Master mode; SPBRG = 0. Contin uous t ransmission of two 8-bit words.
Word 2
TRMT bit
Write Word 1 Write Word 2
pin
pin
RC7/RX/DT pin
RC6/TX/CK pin
Write to
TXREG reg
TXIF bit
TRMT bit
bit0 bit1 bit2 bit6 bit7
TXEN b it
Addres s Name B it 7 Bit 6 Bit 5 Bit 4 Bit 3 B it 2 Bit 1 B it 0 Value on:
POR,
BOR
Value on
all other
RESETS
0Bh, 8Bh,
10Bh,18Bh INTCON GIE PEIE TMR0IE INTE RBIE TMR0IF INTF RBIF 0000 000x 0000 000u
0Ch PIR1 PSPIF(1) ADIF RCIF TXIF SSPIF CCP1IF TMR2IF TMR1IF 0000 0000 0000 0000
18h RCSTA SPEN RX9 SREN CREN FERR OERR RX9D 0000 -00x 0000 -00x
19h TXREG USART Transmit Register 0000 0000 0000 0000
8Ch PIE1 PSPIE(1) ADIE RCIE TXIE SSPIE CCP1IE TMR2IE TMR1IE 0000 0000 0000 0000
98h TXSTA CSRC TX9 TXEN SYNC BRGH TRMT TX9D 0000 -010 0000 -010
99h SPBRG Baud Rate Generator Register 0000 0000 0000 0000
Legend: x = unknown, - = unimplemented, read as '0'. Shaded cells are not used for synchronous master transmission.
Note 1: Bits PSPIE and PSPIF are reserved on the PIC16F73/76 devices; always maintain these bits clear.
2002 Microchip Technology Inc. DS30325B-page 79
PIC16F7X
10.3.2 USART SYNCHRONOUS MASTER
RECEPTION
Once synchronous mode is selected, reception is
enabled by setting either enable bit SREN (RCST A <5>),
or enable bit CREN (RCSTA<4>). Data is sampled on
the RC7/RX/DT pin on the falling edge of the clock. If
enable bit SREN is set, then only a single word is
received. If enable bi t CREN is s et, the reception is con-
tinuous until CRE N is cleared. If both bits are set, CR EN
takes precedence. After clocking the last bit, the
received data in the Receive Shift Register (RSR) is
transferred to the RCREG register (if it is empty). When
the transfer is complete, interrupt flag bit RCIF
(PIR1<5>) is set. The actual interrupt can be enabled/
disabled by setting/clearing enable bit RCIE (PIE1<5>).
Flag bit RCIF is a read only bit, which is reset by the
hardware. In this case, it is reset w hen th e RCREG reg-
ister has been read an d is empty. The RCREG is a dou-
ble buffered register (i.e., it is a two deep FIFO). It is
possible for two bytes of data to be received and trans-
ferred to the RCREG FIFO and a third byte to begin shift-
ing into the RSR register. On the clocking of the last bit
of the third byte, if the RCREG register is still full, then
overrun error bit OERR (RCSTA<1>) is set. The word in
the RSR will be lost. The RCREG register can be read
twice to retrieve the two bytes in the FIFO. Bit OERR has
to be cleared in software (by clearing bit CREN). If bit
OERR is set, transfers from the RSR to the RCREG are
inhibited, so it is essential to clear bit OERR if it is set.
The ninth receive bit is buffered the same way as the
receive data. Reading the RCREG register will load bit
RX9D with a new value, therefore, it is essential for the
user to read the RCST A register before reading RCREG,
in order not to lose the old RX9D information.
Steps to follow when setting up a Synchronous Master
Reception:
1. Initiali ze the SPBRG re gis ter for the ap prop ria te
baud rate (Section 10.1).
2. Enable the synchronous master serial port by
setting bits SYNC, SPEN and CSRC.
3. Ensure bits CREN and SREN are clear.
4. If interrupts are desired, then set enable bit
RCIE.
5. If 9-bit reception is desired, then set bit RX9.
6. If a single reception is required, set bit SREN.
For continuous reception set bit CREN.
7. Interrupt fla g bit RCIF will be se t when recep tion
is complete and an interrupt will be generated if
enable bit RCIE was set.
8. Read the RCSTA register to get the ninth bit (if
enabled) and determine if any error occurred
during reception.
9. Read the 8-bit received data by reading the
RCREG register.
10. If any error occurred, clear the error by clearing
bit CREN.
11 . If using interrupts, ensure that GIE and PEIE in
the INTCON register are set.
FIGURE 10-8: SYNCHRONOUS RECEPTION (MASTER MODE, SREN)
CREN bit
RC7/RX/DT pin
RC6/TX/CK pin
Write to
bit SREN
SREN bit
RCIF bit
(Interrupt)
Read
RXREG
Note: Timing diagram demonstrates Sync Master mode with bit SREN = 1 and bit BRG = 0.
Q3Q4 Q1Q2 Q3Q4 Q1Q2Q3Q4Q2 Q1Q2 Q3Q4Q1Q2 Q3Q4 Q1 Q2Q3Q4Q1 Q2Q3 Q4 Q1Q2 Q3Q4Q1Q2 Q3Q4 Q1 Q2Q3 Q4
0
bit0 bit1 bit2 bit3 bit4 bit5 bit6 bit7
0
Q1Q2Q3Q4
PIC16F7X
DS30325B-page 80 2002 Microchip Technology Inc.
TABLE 10-8: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER RECEPTION
10.4 USART Synchronous Slave Mode
Synchronous Slave mode differs from the Master
mode, i n that the shift c lock is s upplied externa lly at th e
RC6/TX/CK pin (instead of being supplied internally in
Master mode). This allows the device to transfer or
receive data while in SLEEP mode. Slave mode is
entered by clearing bit CSRC (TXSTA<7>).
10.4.1 USART SYNCHRONOUS SLAVE
TRANSMIT
The operation of the Synchronous Master and Slave
modes are identical except in the case of the SLEEP
mode.
If two words are written to the TXREG and then the
SLEEP instruction is executed, the following will occur:
a) The first word will immediately transfer to the
TSR register and transmit when the master
device drives the CK line.
b) The second word will remain in TXREG register.
c) Flag bit TXIF will not be set.
d) When the first word has been shifted out of TSR,
the TXREG register will transfer the second
word to the TSR and flag bit TXIF will now be
set.
e) If enable bit TXIE is set, the interrupt will wake
the chip from SLEEP and if the global interrupt
is enabled, the program will branch to the inter-
rupt vector (0004h).
Follow these steps when setting up a Synchronous
Slave Transmission:
1. Enable the synchro nous slave s erial port by set-
ting bits SYNC and SPEN and clearing bit
CSRC.
2. Clear bits CREN and SREN.
3. If interrupts are desired, then set enable bit
TXIE.
4. If 9-bit transm is si on is des ired , then set bi t TX9.
5. Enable the transmission by setting enable bit
TXEN.
6. If 9-bit transmission is selected, the ninth bit
should be loaded in bit TX9D.
7. S tart transmission by loading dat a to the TXREG
register.
8. If using interrupts, ensure that GIE and PEIE in
the INTCON register are set.
Address Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Value on:
POR, BOR
Value on
all other
RESETS
0Bh, 8Bh,
10Bh,18Bh INTCON GIE PEIE TMR0IE INTE RBIE TMR0IF INTF RBIF 0000 000x 0000 000u
0Ch PIR1 PSPIF(1) ADIF RCIF TXIF SSPIF CCP1IF TMR2IF TMR1IF 0000 0000 0000 0000
18h RCSTA SPEN RX9 SREN CREN FERR OERR RX9D 0000 -00x 0000 -00x
1Ah RCRE G USART Receive Register 0000 0000 0000 0000
8Ch PIE1 PSPIE(1) ADIE RCIE TXIE SSPIE CCP1IE TMR2IE TMR1IE 0000 0000 0000 0000
98h TXSTA CSRC TX9 TXEN SYNC BRGH TRMT TX9D 0000 -010 0000 -010
99h SPBRG Baud Rate Generator Register 0000 0000 0000 0000
Legend: x = unknown, - = unimplemented, read as '0'. Shaded cells are not used for synchronous master reception.
Note 1: Bits PSPIE and PSPIF are reserved on the PIC16F73/76 devices; always maintain these bits clear.
2002 Microchip Technology Inc. DS30325B-page 81
PIC16F7X
TABLE 10-9: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE TRANSMISSION
10.4.2 USART SYNCHRONOUS SLAVE
RECEPTION
The operation of the Synchronous Master and Slave
modes is identical, except in the case of the SLEEP
mode. Bit SREN is a don't care in Slave mode.
If receive is enabled by setting bit CREN prior to the
SLEEP inst ruction , then a w ord m ay be rec eived durin g
SLEEP. On completely receiving the word, the RSR
register will transfer the data to the RCREG register
and if enabl e bit RCIE bit is set , the interrupt gene rated
will wake the chip from SLEEP. If the glob al inte rrupt is
enabled , the pro gram wil l branc h to the interru pt vec tor
(0004h).
Follow these steps when setting up a Synchronous
Slave Recepti on:
1. Enable the synchronous master serial port by
setting bits SYNC and SPEN and clearing bit
CSRC.
2. If interrupts are desired, set enable bit RCIE.
3. If 9-bit reception is desired, set bit RX9.
4. To enable reception, set enable bit CREN.
5. Flag bit R CIF w i ll b e se t w he n rec ept ion is com -
plete and an interrupt will be generated, if
enable bit RCIE was set.
6. Read the RCSTA register to get the ninth bit (if
enabled) and determine if any error occurred
during reception.
7. Read the 8-bit received data by reading the
RCREG register.
8. If any error occurred, clear the error by clearing
bit CREN.
9. If using interrupts, ensure that GIE and PEIE in
the INTCON register are set.
TABLE 10-10: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE RECEPTION
Address Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 B it 2 Bit 1 Bit 0 Va lue on:
POR,
BOR
Value on
all other
RESETS
0Bh, 8Bh,
10Bh,18Bh INTCON GIE PEIE TMR0IE INTE RBIE TMR0IF INTF RBIF 0000 000x 0000 000u
0Ch PIR1 PSPIF(1) ADIF RCIF TXIF SSPIF CCP1IF TMR2IF TMR1IF 0000 0000 0000 0000
18h RCSTA SPEN RX9 SREN CREN ADDEN FERR OERR RX9D 0000 000x 0000 000x
19h TXREG USART Transmit Register 0000 0000 0000 0000
8Ch PIE1 PSPIE(1) ADIE RCIE TXIE SSPIE CCP1IE TMR2IE TMR1IE 0000 0000 0000 0000
98h TXSTA CSRC TX9 TXEN SYNC BRGH TRMT TX9D 0000 -010 0000 -010
99h SPBRG Baud Rate Generator Register 0000 0000 0000 0000
Legend: x = unknown, - = unimplemented, read as '0'. Shaded cells are not used for synchronous slave transmission.
Note 1: B i ts PSPIE and PSPIF are reserv ed on the PIC16F73/76 devices; always maintain these bits clear.
Address Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Value on:
POR,
BOR
Valu e o n
all othe r
RESETS
0Bh, 8Bh,
10Bh,18Bh INTCON GIE PEIE TMR0IE INTE RBIE TMR0IF INTF RBIF 0000 000x 0000 000u
0Ch PIR1 PSPIF(1) ADIF RCIF TXIF SSPIF CCP1IF TMR2IF TMR1IF 0000 0000 0000 0000
18h RCSTA SPEN RX9 SREN CREN ADDEN FERR OERR RX9D 0000 000x 0000 000x
1Ah RCREG USART Receive Register 0000 0000 0000 0000
8Ch PIE1 PSPIE(1) ADIE RCIE TXIE SSPIE CCP1IE TMR2IE TMR1IE 0000 0000 0000 0000
98h TXSTA CSRC TX9 TXEN SYNC BRGH TRMT TX9D 0000 -010 0000 -010
99h SPBRG Baud Rate Generator Register 0000 0000 0000 0000
Legend: x = unknown, - = unimplemented, read as '0'. Shaded cells are not used for synchronous slave reception.
Note 1: B i ts PSPIE and PSPIF are reserv ed on the PIC16F73/76 devices, always maintain these bits clear.
PIC16F7X
DS30325B-page 82 2002 Microchip Technology Inc.
NOTES:
2002 Microchip Technology Inc. DS30325B-page 83
PIC16F7X
11.0 ANALOG-TO-DIGITAL
CONVERTER (A/D) MODULE
The 8-bit analog-to-digital (A/D) converter module has
five inputs for the PIC16F73/76 and eight for the
PIC16F74/77.
The A/D allo ws co nversion of an anal og inp ut signal to
a corresponding 8-bit digital number. The output of the
sample and hold is the input into the converter, which
generates the result via successive approximation. The
analog reference voltage is software selectable to
either the devices positive supply voltage (VDD), or the
voltage level on the RA3/AN3/VREF pi n.
The A/D converter has a unique feature of being able
to opera te while th e device i s in SLEEP mod e. To oper-
ate in SLEEP, the A/D conversion clock must be
derived from the A/Ds internal RC oscillator.
The A/D module has three registers. These registers
are: A/D Result Register ((ADRES)
A/D Control Register 0 (ADCON0)
A/D Control Register 1 ((ADCON1)
The ADCON0 register, shown in Register 11-1, con-
trols the operation of the A/D module. The ADCON1
register, shown in Register 11-2, configures the func-
tions of the port pins. The port pins can be configured
as analog input s (RA3 can also be a voltage refere nce),
or as digital I/O.
Addition al informa tion on usi ng the A/D mo dul e c an b e
found in the PICmicro Mid-Range MCU Family Ref-
erence Manual (DS33023) and in Application Note,
AN546 (DS00546).
REGISTER 11-1: ADCON0 REGISTER (ADDRESS 1Fh)
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 U-0 R/W-0
ADCS1 ADCS0 CHS2 CHS1 CHS0 GO/DONE ADON
bit 7 bit 0
bit 7-6 ADCS1:ADCS0: A/D Conversion Clock Select bits
00 = FOSC/2
01 = FOSC/8
10 = FOSC/32
11 = FRC (clock derived from the internal A/D module RC oscillator)
bit 5-3 CHS2:CHS0: Analog Channel Select bits
000 = Channel 0 (RA0/AN0)
001 = Channel 1 (RA1/AN1)
010 = Channel 2 (RA2/AN2)
011 = Channel 3 (RA3/AN3)
100 = Channel 4 (RA5/AN4)
101 = Channel 5 (RE0/AN5)(1)
110 = Channel 6 (RE1/AN6)(1)
111 = Channel 7 (RE2/AN7)(1)
bit 2 GO/DONE: A/D Conversion Status bit
If ADON = 1:
1 = A/D conversion in progress (setting this bit starts the A/D conversion)
0 = A/D conversion not in progress (this bit is automatically cleared by hardware when the
A/D conversion is complete)
bit 1 Unimplemented: Read as '0 '
bit 0 ADON: A/D On bit
1 = A/D converter module is operating
0 = A/D converter module is shut-off and consumes no operating current
Note 1: A/D channels 5, 6 and 7 are implemented on the PIC16F74/77 only.
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
- n = Value at POR reset 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
PIC16F7X
DS30325B-page 84 2002 Microchip Technology Inc.
REGISTER 11-2: ADCON1 REGISTER (ADDRESS 9Fh)
U-0 U-0 U-0 U-0 U-0 R/W-0 R/W-0 R/W-0
PCFG2 PCFG1 PCFG0
bit 7 bit 0
bit 7-3 Unimplemented: Read as '0'
bit 2-0 PCFG2:PCFG0: A/D Port Configuration Control bits
Note 1: RE0, RE1 and RE2 are implemented on the PIC16F74/77 only.
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
- n = Value at POR reset 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
A = Analog input
D = Digital I/O
PCFG2:PCFG0 RA0 RA1 RA2 RA5 RA3 RE0(1) RE1(1) RE2(1) VREF
000 AAAAAAAAVDD
001 AAAAVREF AAARA3
010 AAAAADDDV
DD
011 AAAAVREF DDDRA3
100 AADDADDDV
DD
101 AADDVREF DDDRA3
11x DDDDDDDDV
DD
2002 Microchip Technology Inc. DS30325B-page 85
PIC16F7X
The following steps should be followed for doing an
A/D conversion:
1. Configur e the A /D module:
Configure analog pins, voltage reference,
and digital I/ O (ADCON1 )
Select A/D conversion clock (ADCON0)
Turn on A/D module (ADCON0)
2. Configure the A/D interrupt (if desir ed):
Clear ADIF bit
Set ADIE bit
Set PEIE bit
Set GIE bit
3. Select an A/D input channel (ADC ON0).
4. Wait for at least an appropriate acquisition
period.
5. Start conversion:
Set GO/DONE bit (ADCON0)
6. Wait for the A/D conversion to complete, by
either:
Polling for the GO/DONE bit to be cleared
(interrupts disabled)
OR
Waiting for the A/D interrupt
7. Read A/D resu lt regi st er (AD RES ), and cl ea r bit
ADIF if required.
8. For next conversion, go to step 3 or step 4, as
required.
FIGURE 11-1: A/D BLOCK DIAGRAM
(Input Vo ltage)
VIN
VREF
(Reference
Voltage)
VDD
PCFG2:PCFG0
CHS2:CHS0
000 or
010 or
100 or
001 or
011 or
101
RE2/AN7(1)
RE1/AN6(1)
RE0/AN5(1)
RA5/AN4
RA3/AN3/VREF
RA2/AN2
RA1/AN1
RA0/AN0
111
110
101
100
011
010
001
000
A/D
Converter
Note 1: Not available on PIC16F73/76.
11x
PIC16F7X
DS30325B-page 86 2002 Microchip Technology Inc.
11.1 A/D Acquisition Requirements
For the A/D converter to meet its specified accuracy,
the charge holding capacitor (CHOLD) must be allowed
to fully charge to the input channel voltage level. The
analog input mode l is shown in Figure 1 1-2. The source
impeda nce (RS) and the inte rnal sam pling swi tch (RSS)
impedance directly affect the time required to charge
the capacitor CHOLD. The sampling switch (RSS)
impedance varies over the device voltage (VDD), see
Figure 11-2. The source impedance affects the offset
voltage at the analog input (due to pin leakage current).
The maximum recommended impedance for ana-
log sources is 1 0 k. After the analog input ch annel is
selected (changed), the acquisition period must pass
before the conversion can be started.
To calculate the minimum acquisition time, TACQ, see
the PICmicro Mid-Range MCU Family Reference
Manual (DS33023). In general, however, given a max-
imum s ource impedan ce of 10 kand at a tem perature
of 100°C, TACQ will be no more than 16 µsec.
FIGURE 11-2: ANALOG INPUT MODEL
TABLE 11-1: TAD vs. MAXIMUM DEVICE OPERATING FREQUENCIES (STANDARD DEVICES (C))
CPIN
VA
RSANx
5 pF
VDD
VT = 0.6V
VT = 0.6V I leakage
RIC 1k
Sampling
Switch
SS RSS
CHOLD
= DAC Capacitance
VSS
6V
Sampling Switch
5V
4V
3V
2V
567891011
(k)
VDD
= 51.2 pF
± 500 nA
Legend CPIN
VT
I leakage
RIC
SS
CHOLD
= input capacitance
= threshold voltage
= leakage c urrent at the pin due to
= interconnec t resistance
= sampling switch
= sample/hold capacitance (from DAC)
various junctions
AD Clock Source (TAD) Maximum Device Frequency
Operation ADCS1:ADCS0 Max.
2TOSC 00 1.25 MHz
8TOSC 01 5 MHz
32TOSC 10 20 MHz
RC(1 , 2, 3) 11 (Note 1)
Note 1: The R C source ha s a typical TAD time of 4 µs but can vary between 2-6 µs.
2: When the device frequencies are greater than 1 MHz, the RC A/D conversion clock source is only
recommended for SLEEP operation.
3: For extended voltage devices (LC), please refer to the Electrical Specifications section.
2002 Microchip Technology Inc. DS30325B-page 87
PIC16F7X
11.2 Selecting the A/D Conversi on
Clock
The A/D conversion time per bit is defined as TAD. The
A/D conversion requires 9.0 TAD per 8-bit conversion.
The source of the A/D conversion clock is software
selectable. The four possible options for TAD are:
2 TOSC (FOSC/2)
8 TOSC (FOSC/8)
32 TOSC (FOSC/32)
Internal R C oscil lat or (2-6 µs)
For correct A/D conversions, the A/D conversion clock
(TAD) must be selected to ensure a minimum TAD time
as small as possible, but no less than 1.6 µs.
11.3 Configuring Anal og Port Pins
The ADCON1, TRISA and TRISE registers control the
operation of the A/D port pins. The port pins that are
desired as analog inputs must have their correspond-
ing TRIS bits set (input). If the TRIS bit is cleared (out-
put), the digital output level (VOH or VOL) will be
converted.
The A/D operation is independent of the state of the
CHS2:CHS0 bits and the TRIS bits.
11.4 A/D Conversions
Setting the GO/DONE bit begins an A/D conversion.
When the conversion completes, the 8-bit result is
placed in the ADRES register, the GO/DONE bit is
cleared, and the ADIF flag (PIR<6>) is set.
If both the A/D interrupt bit ADIE (PIE1<6>) and the
peripheral interrupt enable bit PEIE (INTCON<6>) are
set, the device will wake from SLEEP whenever ADIF
is set by hardware. In addition, an interrupt will also
occur i f the global i nterrupt bit GI E (INTCON<7>) is set.
Clearing the GO/DONE bit during a conversion will
abort the current conversion. The ADRES register will
NOT be changed, and the ADIF flag will not be set.
After the GO/DONE bit is clea red at eith er the end of a
convers io n, or by firmw a re, ano the r conv ers io n can be
initiated by setting the GO/DONE bit. Users must still
take into account the appropriate acquisition time for
the application.
11.5 A/D Operation During SLEEP
The A/D module can operate during SLEEP mode. This
requires that the A/D clock source be set to RC
(ADCS1:ADCS0 = 11). When the RC clock source is
selected, the A/D module waits one instruction cycle
before starting the conversion. This allows the SLEEP
instruction to be executed, which eliminates all digital
switchin g noise fro m the conv ersion. Whe n the conver-
sion is completed, the GO/DONE bit will be cleared,
and the result loaded into the ADRES register. If the
A/D interrupt is enabled, the device will wake-up from
SLEEP. If the A/D interru pt is not enabled, the A/D mod-
ule will then be turned off, although the ADON bit will
remain set.
When the A/D clo ck s ource is anothe r cloc k option (not
RC), a SLEEP instruction will cause the present conver-
sion t o be aborted and the A /D m odule to b e turn ed of f,
though the ADON bit will remain set.
Turnin g off the A/D pl ac es the A/D mo dule in it s lowes t
current consumption state.
11.6 Effects of a RESET
A device RESET forces all registers to their RESET
state. The A/D module is disabled and any conversion
in progres s is aborted. All A/D inp ut pins are confi gured
as analog inputs.
The ADRES register will contain unknown data after a
Power-on Reset.
Note 1: When reading the port register, all pins
configured as analog input channels will
read as cleared (a low level). Pins config-
ured as digital inputs will convert an ana-
log input. Analog levels on a digitally
configu r ed inp ut w i ll not af fect the co nv er-
sion accuracy.
2: Analog le vels on any pin that is defined as
a digital input, but not as an analog input,
may cause the digital input buffer to con-
sume current that is out of the devices
specification.
Note: The GO/DONE bit should NOT be set in
the same instruction that turns on the A/D.
Note: For the A/D module to operate in SLEEP,
the A/D clock source must be set to RC
(ADCS1:ADCS0 = 11). To perform an A/D
conversion in SLEEP, ensure the SLEEP
instruction immediately follows the instruc-
tion that sets the GO/DONE bit.
PIC16F7X
DS30325B-page 88 2002 Microchip Technology Inc.
11.7 Use of the CCP Trigger
An A/D convers ion can be st arted by the special event
trigger of the CCP2 module. This requires that the
CCP2M3:CCP2M0 bits (CCP2CON<3:0>) be pro-
gram me d as 1011 an d th at th e A/D m od ule is ena ble d
(ADON bit is set). When the trigger occurs, the
GO/DONE b it wil l be set, starting the A /D co nversi on,
and the Timer1 counter will be reset to zero. Timer1 is
reset to autom atica lly re peat th e A/D acquisi tion p eriod
with minimal software overhead (moving the ADRES to
the desired location). The appropriate analog input
channel must be selected and an appropriate acquisi-
tion time sh oul d p as s befo r e the special event trigger
sets the GO/DONE bit (starts a conversion).
If the A/D module is not enabled (ADON is cleared),
then the special event trigger will be ignored by the
A/D module, but will still reset the Timer1 counter.
TABLE 11-2: SUMMARY OF A/D REGISTERS
Address Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Value on:
POR,
BOR
Value on
all other
RESETS
0Bh,8Bh,
10Bh, 18Bh INTCON GIE PEIE TMR0IE INTE RBIE TMR0IF INTF RBIF 0000 000x 0000 000u
0Ch PIR1 PSPIF(1) ADIF RCIF TXIF SSPIF CCP1IF TMR2IF TMR1IF 0000 0000 0000 0000
0Dh PIR2 CCP2IF ---- ---0 ---- ---0
8Ch PIE1 PSPIE(1) ADIE RCIE TXIE SSPIE CCP1IE TMR2IE TMR1IE 0000 0000 0000 0000
8Dh PIE2 CCP2IE ---- ---0 ---- ---0
1Eh ADRES A/D Result Register xxxx xxxx uuuu uuuu
1Fh ADCON0 ADCS1 ADCS0 CHS2 CHS1 CHS0 GO/DONE ADON 0000 00-0 0000 00-0
9Fh ADCON1 PCFG2 PCFG1 PCFG0 ---- -000 ---- -000
05h PORTA RA5 RA4 RA3 RA2 RA1 RA0 --0x 0000 --0u 0000
85h TRISA PORTA Data Direction Register --11 1111 --11 1111
09h PORTE(2) RE2 RE1 RE0 ---- -xxx ---- -uuu
89h TRISE(2) IBF OBF IBOV PSPMODE PORTE Data Direction Bits 0000 -111 0000 -111
Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used for A/D conversion.
Note 1: Bits PSPIE and PSPIF are reserved on the PIC16F73/76; always maintain these bits clear.
2: These registers are reserved on the PIC16F73/76.
2002 Microchip Technology Inc. DS30325B-page 89
PIC16F7X
12.0 SPECIAL FEATURES OF THE
CPU
These d evices have a host of features intended to max-
imize system reliability, minimize cost through elimina-
tion of external components, provide power saving
operating mode s an d offer code protec ti on. T hes e a r e:
Oscillato r Selection
RESET
- Pow er- on Reset (POR)
- Power-up Timer (PWRT)
- Oscillator Start-up Ti mer (OST)
- Brown-out Reset (BOR)
Interrupts
Watchdog Timer (WDT)
SLEEP
Code Protection
ID Locations
In-Circuit Serial Programming
These devices have a Watchdog Timer, which can be
enabled or disa bled, using a configu ration bit. I t runs of f
its own RC oscillator for added reliability.
There are two timers that offer necessary delays on
power-up. One is the Oscillator Start-up Timer (OST),
intended to keep the chip in RESET until the crystal
oscillator is stable. The other is the Power-up Timer
(PWRT), which provides a fixed delay of 72 ms (nomi-
nal) on pow er-up on ly. It is designed to keep th e par t in
RESET while the power supply stabilizes, and is
enabled or disabled, using a configuration bit. With
these two timers on-chip, most applications need no
external RESET circuitry.
SLEEP mode is designed to offer a very low current
power-down mode. The user can wake-up from SLEEP
through ex ternal RESET, W atchdog T imer W ak e-up, or
through an interrupt.
Several oscillator options are also made available to
allow the part to fit the application. The RC oscillator
option saves system cost while the LP crystal option
saves power. Configuration bits are used to select the
desired oscillator mode.
Additional information on special features is available
in the PICmicro Mid-Range Reference Manual
(DS33023).
12.1 Configuration Bits
The configuration b its can be programmed (read as '0'),
or left unprogrammed (read as '1'), to select various
device configurations. These bits are mapped in pro-
gram memory location 2007h.
The user will note that address 2007h is beyond the
user program memory space, which can be accessed
only during programming.
PIC16F7X
DS30325B-page 90 2002 Microchip Technology Inc.
REGISTER 12-1: CONFIGURATION WORD (ADDRESS 2007h)(1)
U-0 U-0 U-0 U-0 U-0 U-0 U-0 R/P-1 U-0 R/P-1 R/P-1 R/P-1 R/P-1 R/P-1
—BOREN CP0 PWRTEN WDTEN FOSC1 FOSC0
bit13 bit0
bit 13-7 Unimplemented: R e ad as ‘1’
bit 6 BOREN: Brown-out Reset Enable bit
1 = BOR enabled
0 = BOR disabled
bit 5 Unimplemented: Re ad as ‘1’
bit 4 CP0: FLASH Program Memor y Code Protecti on bit
1 = Code protection off
0 = All memory locations code protected
bit 3 PWRTEN: Power-up Timer Enable bit
1 = PWRT disabled
0 = PWRT enabled
bit 2 WDTEN: Watchdog Timer Enable bit
1 = WDT enabled
0 = WDT disabled
bit 1-0 FOSC1:FOSC0: Oscillator Selection bits
11 = RC oscillator
10 = HS oscillator
01 = XT oscillator
00 = LP oscillator
Note 1: The erased (unprogrammed) value of the configuration word is 3FFFh.
Legend:
R = Readable bit P = Programmable bit U = Unimplemented bit, read as ‘0’
- n = Value when device is unprogrammed u = Unchanged from programmed state
2002 Microchip Technology Inc. DS30325B-page 91
PIC16F7X
12.2 Oscillator Configurations
12.2.1 OSCILLATOR TYPES
The PIC16F7X can be operated in four different oscil-
lator modes. The user can program two configuration
bits (FOSC1 and FOSC0) to select one of these four
modes:
LP Low Power Crystal
XT Crystal/Resonator
HS High Speed Crystal/Resonator
RC Resistor/Capacitor
12.2.2 CRYSTAL OSCILLATOR/CERAMIC
RESONATORS
In XT, LP or HS modes, a cryst al or ceramic resonator is
connected to the OSC1/CLKIN and OSC2/CLKOUT
pins to establish oscillation (Figure 12-1). The
PIC16F7X oscillator desi gn requires the use of a parallel
cut crystal. Use of a series cut crystal may give a fre-
quency out of the crystal manufacturers specifications.
When in HS mode, the device can accept an external
clock source to drive the OSC1/CLKIN pin (Figure 12-2).
See Figure 15-1 or Figure 15-2 ( depending on the part
number and VDD range) for valid external clock
frequencies.
FIGURE 12-1: CRYSTAL/CERAMIC
RESONATOR OPERATION
(HS, XT OR LP
OSC CONFIGURATION)
FIGURE 12-2: EXTERNAL CLOCK INPUT
OPERATION (HS OSC
CONFIGURATION)
TABLE 12-1: CERAMIC RESONATORS
(FOR DESIGN GUIDANCE
ONLY)
Note 1: See Table 12-1 and Table 12-2 for recom-
mended values of C1 and C2.
2: A series resistor (RS) may be required for AT
strip cut crystals.
3: RF varies with the crystal chosen.
C1(1)
C2(1)
XTAL
OSC2
OSC1
RF(3)
SLEEP
To
Logic
PIC16F7X
RS(2)
Internal
Typical Capacitor Values Used:
Mode Freq OSC1 OSC2
XT 455 kHz
2.0 MHz
4.0 MHz
56 pF
47 pF
33 pF
56 pF
47 pF
33 pF
HS 8.0 MHz
16.0 MHz 27 pF
22 pF 27 pF
22 pF
Capacitor values are for design guidance only.
These capacitors were tested with the resonators
listed below for basic start-up and operation. These
values were not optimized.
Dif ferent cap acitor values may be required to prod uce
acceptable oscillator operation. The user should test
the performance of the oscillator over the expected
VDD and temperature range for the application.
See t h e n ote s a t the b ot t om o f pa ge 92 f o r ad di t i on al
information.
Reson ators U sed :
455 kHz Panasonic EFO-A455K04B
2.0 MHz Murata Erie CSA2.00MG
4.0 MHz Murata Erie CSA4.00MG
8.0 MHz M ura t a Erie CSA8.00MT
16.0 MHz Murata Erie CSA16.00MX
OSC1
OSC2
Open
Clock from
Ext. Sy stem PIC16F7X
(HS Mode)
PIC16F7X
DS30325B-page 92 2002 Microchip Technology Inc.
TABLE 12-2: CAPACITOR SELECTION FOR
CRYSTAL OSCILLATOR
(FOR DESIGN GUIDANCE
ONLY)
12.2.3 RC OSCILLATOR
For timing insensitive applications, the RC device
option offers ad diti ona l cos t savings. The RC oscil lator
frequenc y is a fun ction of the sup pl y vo ltage, the re sis -
tor (REXT) and capacitor (CEXT) values, and the opera t-
ing temperature. In addition to this, the oscillator
frequency will vary from unit to unit due to normal pro-
cess parameter variation. Furthermore, the difference
in lead frame capacitance between package types will
also affect the oscillation frequency, especially for low
CEXT values. The user also needs to take into account
vari ati on d ue to to ler anc e of e xte rn al R and C c ompo -
nents used. Figure 12-3 shows how the R/C combina-
tion is connected to the PIC16F7X.
FIGURE 12-3: RC OSCILLATOR MODE
Osc Type Crystal
Freq
Typical Cap acitor V alues
Tested:
C1 C2
LP 32 kHz 33 pF 33 pF
200 kHz 15 pF 15 pF
XT 200 kHz 56 pF 56 pF
1 MHz 15 pF 15 pF
4 MHz 15 pF 15 pF
HS 4 MHz 15 pF 15 pF
8 MHz 15 pF 15 pF
20 MHz 15 pF 15 pF
Capacitor values are for design guidance only.
These capacitors were tested with the crystals listed
below for basic start-up and operation. These values
were not optimized.
Dif ferent capa citor values may be require d to produce
acceptable oscillator operation. The user should test
the performance of the oscillator over the expected
VDD and temperature range for the application.
See the notes following this table for additional
information. Cryst als Used:
32 kHz Epson C-001R32.768K-A
200 kHz STD XTL 200.000KHz
1 MHz ECS ECS-10-13-1
4 MHz ECS ECS-40-20-1
8 MHz EPSON CA-301 8.000M-C
20 MHz EPSON CA-301 20.000M-C
Note 1: Higher cap acita nce increase s the stabi lity
of oscillator, but also increases the start-
up time.
2: Since each resonator/crystal has its own
characteristics, the user should consult
the resonator/crystal manufacturer for
appropriate values of external compo-
nents.
3: Rs may be required in HS mode, as well
as XT mode, to av oid ov erdrivi ng crys tal s
with low drive level specification.
4: Always veri fy os ci lla tor pe rform an ce ov er
the VDD and temperature range that is
expected for the application.
OSC2/CLKOUT
CEXT
REXT
PIC16F7X
OSC1
FOSC/4
Internal
Clock
VDD
VSS
Recommended values: 3 k REXT 100 k
CEXT > 20pF
2002 Microchip Technology Inc. DS30325B-page 93
PIC16F7X
12.3 RESET
The PIC16F7X differentiates between various kinds of
RESET:
Power-on Reset (POR)
MCLR Reset during normal operation
MCLR Reset during SLEEP
WDT Reset (during normal operation)
WDT Wake-up (during SLEEP)
Brown-out Reset (BOR)
Some registers are not affected in any RESET condi-
tion. Their status is unknown on POR and unchanged
in any othe r RESET. Most other regi sters are reset to a
RESET state on Power-on Reset (POR), on the
MCLR and WDT Reset, on MCLR Reset during
SLEEP, and Brown-out Reset (BOR). They are not
affected by a WDT Wake-up, which is viewed as the
resumption of normal operation. The TO and PD bits
are set or cleared differently in different RESET situa-
tions, a s indica ted in Table 12-4. These bi ts are used in
software to determine the nature of the RESET. See
Table 12-6 for a full description of RESET states of all
registers.
A simplifie d block diagram of the on-chip RESET ci rcuit
is sh own in Figure 12-4.
FIGURE 12-4: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT
S
RQ
External
RESET
MCLR
VDD
OSC1
WDT
Module
VDD Rise
Detect
OST/PWRT
On-chip
RC OSC
WDT
Time-out
Power-on Reset
OST
10-bit Rippl e Counte r
PWRT
Chip_Reset
10-bit Ripple Counter
Reset
Enable OST
Enable PWRT
SLEEP
Note 1: This is a separate oscillator from the RC oscillator of the CLKIN pin.
Brown-out
Reset BODEN
(1)
PIC16F7X
DS30325B-page 94 2002 Microchip Technology Inc.
12.4 MCLR
PIC16F7X devices have a noise filter in the MCLR
Reset path. The filter will detect and ignore small
pulses.
It should be noted that a WDT Reset does not drive
MCLR pin low.
The behavior of the ESD protection on the MCLR pin
has been altered from previous devices of this family.
Voltages appli ed to the p in that ex ceed i t s spe cific ation
can resu lt in both MCLR Reset s a nd e xces siv e c urre nt
bey ond t h e de v ic e sp e ci fic at i on du ri ng th e ESD ev e nt .
For this rea son, Microc hip recomme nds that the MC LR
pin no long er be tied direc tly to VDD. The us e of an RC
network, as sh own in Figure 12-5, is suggested.
FIGURE 12-5: RECOMMENDED MCLR
CIRCUIT
12.5 Power-on Reset (POR)
A Power-on Reset pulse is generated on-chip when
VDD rise is detected (in the range of 1.2V - 1.7V). To
ta ke advant age of the POR, tie the MCLR pin to VDD as
described in Section 12.4. A maximum rise time for
VDD is specified. See the Electrical Specifications for
details.
When the device starts normal operation (exits the
RESET condition), device operating parameters (volt-
age, fre quency, temperature ,...) m ust be m et to ensu re
operation. If these conditions are not met, the device
must be held in RESET until the operating conditions
are met. For a ddi tional in form ati on, refe r to A pplication
Note, AN607, Power-up Trouble Shooting
(DS00607).
12.6 Power-up Timer (PWRT)
The Power-up Timer provides a fixed 72 ms nominal
time-out on power-up only from the POR. The Power-
up Timer operates on an internal RC oscillator. The
chip is kept in RESET as long as the PWRT is active.
The PWR Ts time delay allows VDD to rise to an accept-
able level. A configuration bit is provided to enable/
disable the PWRT.
The power-up time delay will vary from chip to chip, due
to VDD, temperature and process variation. See DC
parameters for details (TPWRT, parameter #33).
12.7 Oscillator Start-up Timer (OST)
The Oscillator Start-up T imer (OST) provides 1024 oscil-
lator cycles (from OSC1 input) delay after the PWRT
delay is over (if enabled). This helps to ensure that the
crystal osc illator or resonator has st arted and stabilized.
The OST time-out is invoked only for XT, LP and HS
modes and only on Power-on Reset, or wake-up from
SLEEP.
12.8 Brown-out Reset (BOR)
The configuration bit, BODEN, can enable or disable
the Brown-out Reset circuit. If VDD falls below VBOR
(parameter D005, about 4V) for longer than TBOR
(param eter #35, about 100 µS), the brown- out situation
will reset the device. If VDD falls below VBOR for less
than TBOR, a RESET may not occur.
Once the brown-out occurs, the device will remain in
Brown-out Reset until VDD rises above VBOR. The
Power-up Timer then keeps the device in RESET for
TPWRT (parameter #3 3, about 72 mS). If VDD should fall
below VBOR during TPWRT, the Brown-out Reset pro-
cess will restart when VDD rises above VBOR, with the
Power-up Timer Reset. The Power-up Timer is always
enabled when the Brown-out Reset circuit is enabled,
regardless of the state of the PWRT configuration bit.
12.9 Time-out Sequence
On power-up, the time-out sequence is as follows: the
PWRT delay starts (if enabled) when a POR Reset
occurs. Then, OST starts counting 1024 oscillator
cycles when PWRT ends (LP, XT, HS). When the OST
ends, the device comes out of RESET.
If MCLR is kept low long enough, all delays will expire.
Bringing MCLR high will begin execution immediately.
This is useful for testing purposes or to synchronize
more than one PIC16F7X device operating in parallel.
Table 12-5 shows the RESET conditions for the
STATUS, PCON and PC registers, while Table 12-6
shows the RESET conditions for all the registers.
C1
0.1 µF
R1
1 k (or greater)
(optional, not critical)
VDD
MCLR
PIC16F7X
2002 Microchip Technology Inc. DS30325B-page 95
PIC16F7X
12.10 Power Control/Status Register
(PCON)
The Power Control/Status Register, PCON, has two
bits to indicate the type of RESET that last occurred.
Bit0 is Brown-out Reset Status bit, BOR. Bit BOR is
unknown on a Power-on Reset. It must then be set by
the user and checked on subsequent RESETS to see
if bit BOR cleared, indicating a Brown-out Reset
occurred. When the Brown-out Reset is disabled, the
state of the BOR bit is unpredictable.
Bit1 is POR (Power-on Reset S tatus bit). It is cleared on
a Power-on Reset and unaffected otherwise. The user
must set this bit following a Power-on Reset.
TABLE 12-3: TIME-OUT IN VARIOUS SITUATIONS
TABLE 12-4: STATUS BITS AND THEIR SIGNIFICANCE
TABLE 12-5: RESET CONDITION FOR SPECIAL REGISTERS
Oscillator Co nfigu ration Power-up Brown-out Wake-up from
SLEEP
PWRTE = 0 PWRTE = 1
XT, HS, LP 72 ms + 1024 TOSC 1024 TOSC 72 ms + 1024 TOSC 1024 TOSC
RC 72 ms 72 ms
POR
(PCON<1>) BOR
(PCON<0>) TO
(STATUS<4>) PD
(STATUS<3>) Significance
0x 1 1Power-on Reset
0x 0 xIllegal, TO is set on POR
0x x 0Illegal, PD is set on POR
10 1 1Brown-out Reset
11 0 1WDT Reset
11 0 0WDT Wake-up
11 u uMCLR Reset during normal operation
11 1 0MCLR Reset during SLEEP or interrupt wake-up from
SLEEP
Condition Program
Counter STATUS
Register PCON
Register
Power-on Reset 000h 0001 1xxx ---- --0x
MCLR Reset during normal operation 000h 000u uuuu ---- --uu
MCLR Reset during SLEEP 000h 0001 0uuu ---- --uu
WDT Reset 000h 0000 1uuu ---- --uu
WDT Wake-up PC + 1 uuu0 0uuu ---- --uu
Brown-out Reset 000h 0001 1uuu ---- --u0
Interrupt wake-up from SLEEP PC + 1(1) uuu1 0uuu ---- --uu
Legend: u = unchanged, x = unknown, - = unimplemented bit, read as '0'
Note 1: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector
(0004h).
PIC16F7X
DS30325B-page 96 2002 Microchip Technology Inc.
TABLE 12-6: INITIALIZATION CONDITIONS FOR ALL REGISTERS
Register Devices Pow er-on Rese t,
Brown-out Reset MCLR Reset,
WDT Reset Wa ke-up via WDT or
Interrupt
W 73747677 xxxx xxxx uuuu uuuu uuuu uuuu
INDF 73 74 76 77 N/A N/A N/A
TMR0 73 74 76 77 xxxx xxxx uuuu uuuu uuuu uuuu
PCL 73747677 0000h 0000h PC + 1(2)
STATUS 73 74 76 77 0001 1xxx 000q quuu(3) uuuq quuu(3)
FSR 73747677 xxxx xxxx uuuu uuuu uuuu uuuu
PORTA 73747677 --0x 0000 --0u 0000 --uu uuuu
PORTB 73747677 xxxx xxxx uuuu uuuu uuuu uuuu
PORTC 73747677 xxxx xxxx uuuu uuuu uuuu uuuu
PORTD 73 74 76 77 xxxx xxxx uuuu uuuu uuuu uuuu
PORTE 73 74 76 77 ---- -xxx ---- -uuu ---- -uuu
PCLATH 73 74 76 77 ---0 0000 ---0 0000 ---u uuuu
INTCON 73 74 76 77 0000 000x 0000 000u uuuu uuuu(1)
PIR1 73 74 76 77 r000 0000 r000 0000 ruuu uuuu(1)
73 74 76 77 0000 0000 0000 0000 uuuu uuuu(1)
PIR2 73 74 76 77 ---- ---0 ---- ---0 ---- ---u(1)
TMR1L 73747677 xxxx xxxx uuuu uuuu uuuu uuuu
TMR1H 73747677 xxxx xxxx uuuu uuuu uuuu uuuu
T1CON 73747677 --00 0000 --uu uuuu --uu uuuu
TMR2 73 74 76 77 0000 0000 0000 0000 uuuu uuuu
T2CON 73747677 -000 0000 -000 0000 -uuu uuuu
SSPBUF 73 74 76 77 xxxx xxxx uuuu uuuu uuuu uuuu
SSPCON 73 74 76 77 0000 0000 0000 0000 uuuu uuuu
CCPR1L 73747677 xxxx xxxx uuuu uuuu uuuu uuuu
CCPR1H 73747677 xxxx xxxx uuuu uuuu uuuu uuuu
CCP1CON 73 74 76 77 --00 0000 --00 0000 --uu uuuu
RCSTA 73 74 76 77 0000 -00x 0000 -00x uuuu -uuu
TXREG 73747677 0000 0000 0000 0000 uuuu uuuu
RCREG 73 74 76 77 0000 0000 0000 0000 uuuu uuuu
CCPR2L 73747677 xxxx xxxx uuuu uuuu uuuu uuuu
CCPR2H 73747677 xxxx xxxx uuuu uuuu uuuu uuuu
CCP2CON 73 74 76 77 0000 0000 0000 0000 uuuu uuuu
ADRES 73747677 xxxx xxxx uuuu uuuu uuuu uuuu
ADCON0 73 74 76 77 0000 00-0 0000 00-0 uuuu uu-u
OPTION_REG 73 74 76 77 1111 1111 1111 1111 uuuu uuuu
TRISA 73747677 --11 1111 --11 1111 --uu uuuu
TRISB 73747677 1111 1111 1111 1111 uuuu uuuu
TRISC 73747677 1111 1111 1111 1111 uuuu uuuu
TRISD 73 74 76 77 1111 1111 1111 1111 uuuu uuuu
TRISE 73 74 76 77 0000 -111 0000 -111 uuuu -uuu
PIE1 73 74 76 77 r000 0000 r000 0000 ruuu uuuu
73 74 76 77 0000 0000 0000 0000 uuuu uuuu
Legend: u = unchanged, x = unknown, - = unimplemented bit, read as 0, q = value depends on condition,
r = reserved, maintain clear
Note 1: One or more bits in INTCON, PIR1 and/or PIR2 will be affected (to cause wake-up).
2: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).
3: See Table 12-5 for RESET value for specific condition.
2002 Microchip Technology Inc. DS30325B-page 97
PIC16F7X
FIGURE 12-6: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD THROUGH
RC NETWORK)
PIE2 73 74 76 77 ---- ---0 ---- ---0 ---- ---u
PCON 73 74 76 77 ---- --qq ---- --uu ---- --uu
PR2 73747677 1111 1111 1111 1111 1111 1111
SSPSTAT 73 74 76 77 --00 0000 --00 0000 --uu uuuu
SSPADD 73747677 0000 0000 0000 0000 uuuu uuuu
TXSTA 73747677 0000 -010 0000 -010 uuuu -uuu
SPBRG 73 74 76 77 0000 0000 0000 0000 uuuu uuuu
ADCON1 73 74 76 77 ---- -000 ---- -000 ---- -uuu
PMDATA 73 74 76 77 0--- 0000 0--- 0000 u--- uuuu
PMADR 73747677 xxxx xxxx uuuu uuuu uuuu uuuu
PMDATH 73 74 76 77 xxxx xxxx uuuu uuuu uuuu uuuu
PMADRH 73 74 76 77 xxxx xxxx uuuu uuuu uuuu uuuu
PMCON1 73 74 76 77 1--- ---0 1--- ---0 1--- ---u
TABLE 12-6: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED)
Register Devices Pow er-on Reset ,
Brown-out Reset MCLR Reset,
WDT Reset Wa ke-up via WDT or
Interrupt
Legend: u = unchanged, x = unknown, - = unimplemented bit, read as 0, q = value depends on condition,
r = reserved, maintain clear
Note 1: One or more bits in INTCON, PIR1 and/or PIR2 will be affected (to cause wake-up).
2: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).
3: See Table 12-5 for RESET value for specific condition.
TPWRT
TOST
VDD
MCLR
INTERNAL POR
PWRT TIME-OUT
OST TIME-OUT
INTERNAL RESET
PIC16F7X
DS30325B-page 98 2002 Microchip Technology Inc.
FIGURE 12-7: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 1
FIGURE 12-8: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 2
FIGURE 12-9: SLOW RISE TIME (MCLR TIED TO VDD THROUGH RC NETWORK)
TPWRT
TOST
VDD
MCLR
INTERNAL POR
PWRT TIME-OUT
OST TIME-OUT
INTERNAL RESET
VDD
MCLR
INTERNAL POR
PWRT TIME-OUT
OST TIME-OUT
INTERNAL RESET
TPWRT
TOST
VDD
MCLR
INTERNAL POR
PWRT TIME-O UT
OST TIME-OUT
INTERNAL RESET
0V 1V
5V
TPWRT
TOST
2002 Microchip Technology Inc. DS30325B-page 99
PIC16F7X
12.11 Interrupts
The PIC 16F7X fami ly has u p to 12 so urces of interrupt.
The interru pt control register (INTCON) records individ-
ual interrupt requests in flag bits. It also has individual
and global interrupt enable bits.
A global interrupt enable bit, GIE (INTCON<7>)
enables (if set) all unmasked interrupts, or disables (if
cleared) all interrupts. When bit GIE is enabled and an
interrupts flag bit and mask bit are s et, the int errupt will
vector immediately. Individual interrupts can be dis-
abled through their corresponding enable bits in vari-
ous registers. Individual interrupt bits are set,
regardless of the status of the GIE bit. The GIE bit is
cleared on RESET.
The return from interrupt instruction, RETFIE, exits
the interrupt routine, as well as sets the GIE bit, which
re-enable s inte rrup t s.
The RB0/INT pin interrupt, the RB port chang e interrupt
and the TMR 0 over flo w interru pt f lag s are co nt a ine d in
the INTCON register.
The perip heral in terrupt fl ags are cont aine d in the Sp e-
cial Function Registers, PIR1 and PIR2. The corre-
sponding interrupt enable bits are contained in Special
Functio n Regis te r s, PIE1 an d PIE2, an d the perip hera l
interrupt enable bit is contained in Special Function
Register, INTCON.
When an interrupt is responded to, the GIE bit is
cleared to disable any further interrupt, the return
address is pu sh ed o nto the s t ac k a nd the PC is lo ade d
with 0004h. Once in the Interrupt Service Routine, the
source(s) of the interrupt can be determined by polling
the i nterr upt flag bits. T he inte rrupt flag bi t(s) mu st be
cleared in software before re-enabling interrupts to
avoid recursive interrupts.
For external interrupt events, such as the INT pin or
PORTB change interrupt, the interrupt latency will be
three or four instruction cycles. The exact latency
depends when the interrupt event occurs, relative to
the current Q cycle. The latency is the same for one or
two-cycle instructions. Individual interrupt flag bits are
set, regardless of the status of their corresponding
mask bit, PEIE bit, or the GIE bit.
FIGURE 12-10: INTERRUPT LOGIC
Note: Indiv idual interrupt fl ag bits are s et, regard-
les s of the status of t heir corresponding
mask bit or the GIE bit.
PSPIF(1)
PSPIE(1)
ADIF
ADIE
RCIF
RCIE
TXIF
TXIE
SSPIF
SSPIE
CCP1IF
CCP1IE
TMR2IF
TMR2IE
TMR1IF
TMR1IE
TMR0IF
TMR0IE
INTF
INTE
RBIF
RBIE
GIE
PEIE
Wake-up (If in SLEEP mode)
Interrupt to CPU
CCP2IE
CCP2IF
Note 1: PSP interrupt is implemented only on PIC16F74/77 devices.
PIC16F7X
DS30325B-page 100 2002 Microchip Technology Inc.
12.11.1 INT INTERRUPT
External interrupt on the RB0/INT p in is edg e triggere d,
either rising, if bit INTEDG (OPTION_REG<6>) is set,
or fall ing , if th e IN TEDG bit i s cl ea r. When a valid edg e
appears on the RB0/INT pin, flag bit INTF
(INTCON<1>) is set. This interrupt can be disabled by
clearing enable bit INTE (INTCON<4>). Flag bit INTF
must be cleared in software in the Interrupt Service
Routin e before re-enablin g this interrupt. The INT in ter-
rupt can wake-up the processor from SLEEP, if bit INTE
was set prior to going into SLEEP. The status of global
interr upt enabl e bit GIE dec ides w hether or no t the pro-
cesso r branche s to the in terrupt ve ctor followin g wake-
up. See Section 12.14 for details on SLEEP mode.
12.11.2 TMR0 INTERRUPT
An overflow (FFh 00h) in the TMR0 register will set
flag bit TMR0IF (INTCON<2>). The interrupt can be
enabled/disabled by setting/clearing enable bit
TMR0IE (INTCON<5>). (Section 5.0)
12.11.3 PORTB INTCON CHANGE
An input change on PORTB<7:4> sets flag bit RBIF
(INTCON<0>). The interrupt can be enabled/disabled
by setting/clearing enable bit RBIE (INTCON<4>), see
Section 4.2.
12.12 Context Saving During Interrupts
During an interrupt, only the return PC value is saved
on the stack. T y pically, users m ay wish to s ave key re g-
isters during an interrupt (i.e., W, PCLATH and STA-
TUS registers). This will have to be implemented in
software, as shown in Example 12-1.
For the PIC16F73/74 devices, the register W_TEMP
must be defined in both banks 0 and 1 and must be
defined at the sa me offse t from the bank bas e addres s
(i.e., If W_TEMP is defined at 20h in bank 0, it must
also be defined at A0h in bank 1.). The registers,
PCLATH_TEMP and STATUS_TEMP, are on ly def ine d
in bank 0.
Since the upper 16 bytes of each bank are common in
the PIC16F76/77 devices, temporary holding registers
W_TEMP, STATUS_TEMP and PCLATH_TEMP
should be placed in here. These 16 locations dont
require banking and, therefore, make it easier for con-
text save and restore. The same code shown in
Example 12-1 can be used.
EXAMPLE 12-1: SAVING STATUS, W, AND PCLATH REGISTERS IN RAM
MOVWF W_TEMP ;Copy W to TEMP register
SWAPF STATUS,W ;Swap status to be saved into W
CLRF STATUS ;bank 0, regardless of current bank, Clears IRP,RP1,RP0
MOVWF STATUS_TEMP ;Save status to bank zero STATUS_TEMP register
MOVF PCLATH, W ;Only required if using pages 1, 2 and/or 3
MOVWF PCLATH_TEMP ;Save PCLATH into W
CLRF PCLATH ;Page zero, regardless of current page
:
:(ISR) ;Insert user code here
:
MOVF PCLATH_TEMP, W ;Restore PCLATH
MOVWF PCLATH ;Move W into PCLATH
SWAPF STATUS_TEMP,W ;Swap STATUS_TEMP register into W
;(sets bank to original state)
MOVWF STATUS ;Move W into STATUS register
SWAPF W_TEMP,F ;Swap W_TEMP
SWAPF W_TEMP,W ;Swap W_TEMP into W
2002 Microchip Technology Inc. DS30325B-page 101
PIC16F7X
12.13 Watchdog Timer (WDT)
The W atchdog T imer is a free running on -chip RC oscil-
lator, which does not requ ire any exte rnal co mpone nt s.
This RC oscillator is separate from the RC oscillator of
the OSC1/CLKIN pin. That means that the WDT will
run, even if the clock on the OSC1/CLKIN and OSC2/
CLKOUT pins of the device has been stopped, for
exampl e, by ex ecu tion of a SLEEP instruction.
During normal operation, a WDT time-out generates a
device RESET (W atchdog Timer Reset). If the device is
in SLEEP mode, a WDT time-out causes the device to
wake-up and continue with normal operation (Watch-
dog Timer Wake-u p) . T he TO bit in the STATUS regis-
ter will be cleared upon a Watchdog Timer time-out.
The WDT can be permanently disabled by clearing
configu ration bit, WDTE (Section 12.1).
WDT time-out period values may be found in the Elec-
trical Specifications section under parameter #31. Val-
ues for the WDT prescaler (actually a postscaler, but
shared with the Timer0 prescaler) may be assigned
using the OPTION_REG register.
FIGURE 12-11: WATCHDOG TIMER BLOCK DIAGRAM
TABLE 12-7: SUMMARY OF WATCHDOG TIMER REGISTERS
Note 1: The CLRWDT and SLEEP instructions
clear the WDT and the postscaler, if
assigned to the WDT, and prevent it from
timing out and generating a device
RESET condition.
2: When a CLRWDT instruction is executed
and the pre scaler is assi gned to the WDT,
the prescaler count will be cleared, but
the pr es ca ler ass ig nm ent is no t c han ged.
From TMR0 Clock Source
(Figure 5-1)
To TMR0 (Figure 5-1)
Postscaler
WDT Timer
WDT
Enable Bit
0
1M
U
X
PSA
8 - to - 1 MUX PS2:PS0
01
MUX PSA
WDT
Time-out
Note: PSA and PS2:PS0 are bits in the OPTION_REG register.
8
Address Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
2007h Config. bits (1) BODEN(1) CP0 PWRTE(1) WDTE FOSC1 FOSC0
81h,181h OPTION_REG RBPU INTEDG T0CS T0SE PSA PS2 PS1 PS0
Legend: Shaded cells are not used by the Watchdog T i me r.
Note 1: See Register 12-1 for operation of these bits.
PIC16F7X
DS30325B-page 102 2002 Microchip Technology Inc.
12.14 Power-down Mode (SLEEP)
Power-down mode is entered by executing a SLEEP
instruction.
If enabled, the Watchdog Timer will be cleared but
keep s runni ng, the PD bi t ( STATUS<3>) is clea red , th e
TO (STATUS<4>) bit is set, and the oscillator driver is
turned off. The I/O ports maintain the status they had
before the SLEEP instruction was executed (driving
high, low, or hi-impedance).
For lowest current consumption in this mode, place all
I/O pins at either VDD or VSS, ensure no external cir-
cuitr y is dr awing cu rrent from th e I/O pi n, powe r-down
the A/D and disable external clocks. Pull all I/O pins
that are hi-impedance inputs, high or low externally, to
avoid s witchi ng curre nts caus ed by fl oating input s. Th e
T0CKI input should also be at VDD or VSS for lowest
current consumption. The contribution from on-chip
pull-ups on PORTB should also be considered.
The MCLR pin must be at a logic high level (VIHMC).
12.14.1 WAKE-UP FR OM SLEE P
The device can wake-up from SLEEP through one of
the following events:
1. External RESET input on MCLR pin.
2. Watchdog Timer wake-up (if WDT was
enabled).
3. Interrupt from INT pin, RB port change or a
Peripheral Interrupt.
External MCLR Reset will cause a device RESET. All
other events are considered a continuation of program
execut ion and ca us e a " wak e-up". The TO and PD bits
in the STATUS register can be used to determine the
cause of device RESET. The PD bit, which is set on
power-up, is cleared when SLEEP is invoked. The TO
bit is cleared if a WDT time-out occurred and caused
wake-up.
The follo wing periph eral interrupt s can wake the device
from SLEEP:
1. PSP read or write (PIC16F74/77 only).
2. TMR1 interrupt. Timer1 must be operating as
an asynchronous counter.
3. CCP Capture mode interrupt.
4. Special event trigger (Timer1 in Asynchronous
mode, using an external clock).
5. SSP (START/STOP) bit detect interrupt.
6. SSP transmit or receive in Slave mode
(SPI/I2C).
7. USART RX or TX (Synchronous Slave mode).
8. A/D conversion (when A/D clock source is RC).
Other peripherals cannot generate interrupts, since
during SLEEP, no on-chip clocks are present.
When the SLEEP instruction is being e xecuted, the next
instruction (PC + 1) is pre-fetched. For the device to
wake-up thro ugh an interrupt eve nt, the co rres pon din g
interrupt enable bit must be set (enabled). Wake-up
occurs , regardle ss of the state of the GIE bit. If the G IE
bit is clear (disabled), the device continues execution at
the ins truction a fter the SLEEP i nstructio n. If the GI E bit
is set (enabled), the device executes the instruction
after the SLEEP instruction and then branches to the
interrupt address (0004h). In cases where the execu-
tion of th e ins tructio n follo wing SLEEP is not desira ble,
the use r should hav e a NOP after the SLEEP instruction.
12.14.2 WAKE-UP USING INTERRUPTS
When global interrupts are disabled (GIE cleared) and
any interrupt source has both its interrupt enable bit
and inte rrupt fla g bit s et, one of the fo llow ing wil l occur:
If the interrupt occurs before the execution of a
SLEEP instr uct ion , the SLEEP instruction will com-
plete as a NOP. Therefore, the WDT and WDT
pos tscaler will not be cleared, the TO bit will not
be set and PD bits will not be cle are d.
If the interrupt occurs during or after the execu-
tion of a SLEEP instruction, the device will imme-
diately wake-up from SLEE P. T he SLEEP
instruction will be completely executed before the
wake-up. Therefore, the WDT and WDT
pos tscaler will be cleared, the TO bit will be set
and the PD bit will be cleared.
Even if the flag bits were checked before executing a
SLEEP instruction, it may be possible for flag bits to
become set before the SLEEP instruction completes. To
determine whether a SLEEP instruction executed, test
the PD bit. If the PD bit is set, the SLEEP instruction
was executed as a NOP.
To ensure that the WDT is cleared, a CLRWDT instr uc-
tion should be executed before a SLEEP instruction.
2002 Microchip Technology Inc. DS30325B-page 103
PIC16F7X
FIGURE 12-12: WAKE-UP FROM SLEEP THROUGH INTERRUPT
12.15 Program Verification/Code
Protection
If the code protection bit(s) have not been pro-
grammed, the on-chip program memory can be read
out for verifi cation purposes.
12.16 ID Locations
Four memory locatio ns (2000h - 2003h) are designated
as ID locations, where the user can store checksum or
other code identification numbers. These locations are
not accessible during normal execution, but are read-
able and writable during program/verify. It is recom-
mended that only the 4 Least Significant bits of the ID
location are used.
12.17 In-Circuit Serial Programming
PIC16F7X microcontrollers can be serially pro-
grammed while in the end application circuit. This is
simply done, with two lines fo r clock a nd dat a and three
other lines for power, ground, and the programming
volt age (see Figure 12-13 for an example ). Thi s allows
customers to manufacture boards with unprogrammed
devices, and then program the microcontroller just
before shipping the product. This also allows the most
recent firmware or a custom firmware to be pro-
grammed.
For general information of serial programming, please
refer to the In-Circuit Serial Programming (ICSP)
Guide (DS30277). For specific details on programming
commands and operations for the PIC16F7X devices,
please refer to the latest version of the PIC16F7X
FLASH Program Memory Programming Specification
(DS30324).
FIGURE 12-13: TYPICAL IN-CIRCUIT
SERIAL PROGRAMMING
CONNECTION
Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4
OSC1
CLKOUT(4)
INT pin
INTF Flag
(INTCON<1>)
GIE bit
(INTCON<7>)
INSTRUCTION FLOW
PC
Instruction
Fetched
Instruction
Executed
PC PC+1 PC+2
Inst(PC) = SLEEP
Inst(PC - 1)
Inst(PC + 1)
SLEEP
Processor in
SLEEP
Interrupt Latency
(Note 2)
Inst(PC + 2)
Inst(PC + 1)
Inst(0004h) Inst(0005h)
Inst(0004h)
Dummy cycle
PC + 2 0004h 0005h
Dummy cycle
TOST(2)
PC+2
Note 1: XT, HS or LP oscillator mode assumed.
2: TOST = 1024 TOSC (drawing not to scale) This delay will not be there for RC osc mode.
3: GIE = 1 assumed. In this case after wake- up, the processor jumps to the interrupt routine.
If GIE = 0, execution will continue in-lin e.
4: CLKOUT is not available in these osc modes, but shown here for timing reference.
External
Connector
Signals
To Normal
Connections
To Normal
Connections
PIC16F7X
VDD
VSS
MCLR/VPP
RB6
RB7
+5V
0V
VPP
CLK
Data I/O
VDD
* * *
*
* Isolation devices (as required).
PIC16F7X
DS30325B-page 104 2002 Microchip Technology Inc.
NOTES:
2002 Microchip Technology Inc. DS30325B-page 105
PIC16F7X
13.0 INSTRUCTION SET SUMMARY
The PIC16 instruction set is highly orthogonal and is
comprised of three basic categories:
Byte-oriented operations
Bit-oriented operations
Literal and contro l operations
Each PIC16 instruction is a 14-bit word divided into an
opcode, which sp ecifies the instruction type and one or
more operands, which further specify the operation of
the instruction. The formats for each of the categories
are presen ted in Fig ure 13-1, whil e the variou s opcod e
fields are sum m ariz ed in Table 13-1.
Table 13-2 lists the instructions recognized by the
MPASMTM Assembler. A complete description of each
instruction is also available in the PICmicro Mid-
Range Reference Manual (DS33023).
For byte-oriented instructions, f represents a file re g-
ister designator and d represents a destination desig-
nator. The file register designator specifies which file
register is to be used by the instruction.
The desti nation designator specifies where the result of
the operation is to be placed. If d is zero, the result is
placed in the W re gister . If d is one, the result is placed
in the file register specified in the instruction.
For bit-oriented instructions, b represents a bit field
design ator, which selec t s the bi t affected by the opera-
tion, w hile f represent s the address of the fi le in which
the bit is located.
For literal and control operations, k represents an
eight- or eleven-bit constant or literal value
One instr uction cycle co nsists of four os cillator periods ;
for an oscillator frequency o f 4 MHz, t his gives a normal
instruction execution time of 1 µs. All instructions are
execut ed within a single instruction cycle, unless a con-
ditional test is true, or the program counter is changed
as a r esu lt of an in struc tion. W he n this occurs , the exe-
cution takes two instruction cycles, with the second
cycle executed as a NOP.
All instruction ex am ple s u se t he fo rm at 0xhh to repre-
sent a he xadecim al n umber, where h signifies a hexa-
dec i mal digit.
13.1 READ-MODIFY-WRITE
OPERATIONS
Any instruction that specifies a file register as part of
the instruction performs a Read-Modify-Write (R-M-W)
operation. The register is read, the data is modified,
and the result is stored according to either the instruc-
tion, or the destination designator d. A read operation
is performed on a register even if the instruction writes
to that register.
For example, a clrf PORTB instruction will read
PORTB, clear all the data bits, then write the result
back to PORTB. This example would have the unin-
tended result that the condition that sets the RBIF flag
would be cleared for pins configured as inputs and
using the PORTB interrupt-on-change feature.
TABLE 13-1: OPCODE FIELD
DESCRIPTIONS
FIGURE 13-1: GENERAL FORMAT FOR
INSTRUCTIONS
Note: To maintain upward compatibility with
future PIC16F7X products, do not use the
OPTION and TRIS instructions.
Field Description
fRegister file address (0x00 to 0x7F)
WWorking register (accumulator)
bBit address within an 8-bit file register
kLiteral field, constant data or label
xDon't care loc ati on (= 0 or 1).
The assembler will generate code with x = 0.
It is the recommended form of use for
compatibility with all Microchip software tools.
dDestination select; d = 0: store result in W,
d = 1: store result in file register f.
Default is d = 1.
PC Program Counter
TO Time-out bit
PD Power-down bit
Byte-orie nted file register oper a tions
13 8 7 6 0
d = 0 for destination W
OPCODE d f (FILE #)
d = 1 for destination f
f = 7-bit file register address
Bit-oriented file register operati ons
13 10 9 7 6 0
OPCODE b (BIT # ) f (FIL E #)
b = 3-bit bit address
f = 7-bit file register address
Literal and control operations
13 8 7 0
OPCODE k (literal )
k = 8-bit immediate value
13 11 10 0
OPCODE k (literal)
k = 11-bit immediate value
General
CALL and GOTO instructions only
PIC16F7X
DS30325B-page 106 2002 Microchip Technology Inc.
TABLE 13-2: PIC16F7X INSTRUCTION SET
Mnemonic,
Operands Description Cycles 14-Bit Opcode Status
Affected Notes
MSb LSb
BYTE-ORIENTED FILE REGISTER OPERATIONS
ADDWF
ANDWF
CLRF
CLRW
COMF
DECF
DECFSZ
INCF
INCFSZ
IORWF
MOVF
MOVWF
NOP
RLF
RRF
SUBWF
SWAPF
XORWF
f, d
f, d
f
-
f, d
f, d
f, d
f, d
f, d
f, d
f, d
f
-
f, d
f, d
f, d
f, d
f, d
Add W and f
AND W with f
Clear f
Clear W
Complement f
Decrement f
Decrement f, Skip if 0
Increment f
Increment f, Skip if 0
Inclusive OR W with f
Move f
Move W to f
No Operation
Rotate Left f through Carry
Rotate Right f through Carry
Subtract W from f
Swap nibbles in f
Exclusive OR W with f
1
1
1
1
1
1
1(2)
1
1(2)
1
1
1
1
1
1
1
1
1
00
00
00
00
00
00
00
00
00
00
00
00
00
00
00
00
00
00
0111
0101
0001
0001
1001
0011
1011
1010
1111
0100
1000
0000
0000
1101
1100
0010
1110
0110
dfff
dfff
lfff
0xxx
dfff
dfff
dfff
dfff
dfff
dfff
dfff
lfff
0xx0
dfff
dfff
dfff
dfff
dfff
ffff
ffff
ffff
xxxx
ffff
ffff
ffff
ffff
ffff
ffff
ffff
ffff
0000
ffff
ffff
ffff
ffff
ffff
C,DC,Z
Z
Z
Z
Z
Z
Z
Z
Z
C
C
C,DC,Z
Z
1,2
1,2
2
1,2
1,2
1,2,3
1,2
1,2,3
1,2
1,2
1,2
1,2
1,2
1,2
1,2
BIT-ORIENTED FILE REGISTER OPERATIONS
BCF
BSF
BTFSC
BTFSS
f, b
f, b
f, b
f, b
Bit Clear f
Bit Set f
Bit Test f, Skip if Clear
Bit Test f, Skip if Set
1
1
1 (2)
1 (2)
01
01
01
01
00bb
01bb
10bb
11bb
bfff
bfff
bfff
bfff
ffff
ffff
ffff
ffff
1,2
1,2
3
3
LITERAL AND CONTROL OPERATIONS
ADDLW
ANDLW
CALL
CLRWDT
GOTO
IORLW
MOVLW
RETFIE
RETLW
RETURN
SLEEP
SUBLW
XORLW
k
k
k
-
k
k
k
-
k
-
-
k
k
Add literal and W
AND literal with W
Call subroutine
Clear Watchdog Timer
Go to address
Inclusive OR literal with W
Move litera l to W
Return from interrupt
Return with literal in W
Return from Subroutine
Go into Standby mode
Subtract W from literal
Exclusive OR literal with W
1
1
2
1
2
1
1
2
2
2
1
1
1
11
11
10
00
10
11
11
00
11
00
00
11
11
111x
1001
0kkk
0000
1kkk
1000
00xx
0000
01xx
0000
0000
110x
1010
kkkk
kkkk
kkkk
0110
kkkk
kkkk
kkkk
0000
kkkk
0000
0110
kkkk
kkkk
kkkk
kkkk
kkkk
0100
kkkk
kkkk
kkkk
1001
kkkk
1000
0011
kkkk
kkkk
C,DC,Z
Z
TO,PD
Z
TO,PD
C,DC,Z
Z
Note 1: When an I/O register is modified as a function of itself ( e.g., MOVF PORTB, 1), the value used will be that value present
on the pins themselves. For example, if the data latch is 1 for a pin configured as input and is driven low by an external
device, the data will be written back with a 0.
2: If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if
assigned to the Timer0 module.
3: If Program Counter (PC) is modified, or a conditional test is true, the instruction requires two cycles. The second cycle is
executed as a NOP.
Note: Additional information on the mid-range instruction set is available in the PICmicro Mid-Range MCU
Family Reference Manual (DS33023).
2002 Microchip Technology Inc. DS30325B-page 107
PIC16F7X
13.2 Instruction Descripti ons
ADDLW Add Literal and W
Syntax: [ label ] ADDLW k
Operands: 0 k 255
Operation: (W) + k (W)
Status Affected: C, DC, Z
Description: The contents of the W register
are ad ded to the eight-bi t literal k
and the result is placed in the W
register.
ADDWF Add W and f
Syntax: [ label ] ADDWF f,d
Operands: 0 f 127
d ∈ [0,1]
Operation: (W) + (f) (destination)
Status Affected: C, DC, Z
Desc ription: Add the conten ts of the W regis ter
with regi ster f. If d is 0, the resul t
is stored in the W register. If d is
1, the result is stored back in
register f.
ANDLW AND Literal with W
Syntax: [ label ] ANDLW k
Operands: 0 k 255
Operation: (W) .AND. (k) (W)
Status Affected: Z
Description: The contents of W register are
ANDed with the eight-bit literal
'k'. The result is placed in the W
register.
ANDWF AND W with f
Syntax: [ label ] ANDWF f,d
Operands: 0 f 127
d ∈ [0,1]
Operation: (W) .AND. (f) (destination)
Status Affected: Z
Description: AND the W register with register
'f'. If 'd' is 0, the result is stored in
the W regist er. If 'd' is 1, the re sult
is stored back in register 'f'.
BCF Bit Clear f
Syntax: [ label ] BCF f,b
Operands: 0 f 127
0 b 7
Operation: 0 (f<b>)
Status Affe cte d: No ne
Description: Bit 'b' in register 'f' is cleared.
BSF Bit Set f
Syntax: [ label ] BSF f,b
Operands: 0 f 127
0 b 7
Operation: 1 (f<b>)
Status Affe cte d: No ne
Description: Bit 'b' in register 'f' is set.
BTFSS Bit Test f, Skip if Set
Syntax: [ label ] BTFSS f,b
Operands: 0 f 127
0 b < 7
Operation: skip if (f<b>) = 1
Status Affe cte d: None
Descr ipti on : If bit ' b' in regi st er ' f' is '0 ', the next
instructi on is ex ecuted.
If bit 'b' is '1', then the next instruc-
tion is discarded and a NOP is
executed instead, making this a
2TCY instruction.
BTFSC Bit Test, Skip if Clear
Syntax: [ label ] BTFSC f,b
Operands: 0 f 127
0 b 7
Operation: skip if (f<b>) = 0
Status Affe cte d: None
Description: If bit 'b' in register 'f' is '1', the next
instruction is executed.
If bit 'b', in register 'f', is '0', the
next instru ction is discar de d, and
a NOP is executed instead, making
this a 2TCY instruction.
PIC16F7X
DS30325B-page 108 2002 Microchip Technology Inc.
CALL Call Subroutine
Syntax: [ label ] CALL k
Operands: 0 k 2047
Operation: (PC)+ 1 TOS,
k PC<10:0>,
(PCLATH<4:3>) PC<12:11>
Status Affected: None
Description: Call Subroutine. First, return
address (PC+1) is pushed onto
the stack. The eleven-bit immedi-
ate a ddress is loade d into P C bit s
<10:0>. The upper bits of the PC
are load ed from PCLA TH. CALL is
a two-cycle instruction.
CLRF Clear f
Syntax: [ label ] CLRF f
Operands: 0 f 127
Operation: 00h (f)
1 Z
Status Affected: Z
Desc ript ion : The contents of registe r f are
cleared and the Z bit is set.
CLRW Clear W
Syntax: [ label ] CLRW
Operands: None
Operation: 00h (W)
1 Z
Status Affected: Z
Description: W register is cleared. Zero bit (Z)
is set.
CLRWDT Clear Watchdog Timer
Syntax: [ label ] CLRWDT
Operands: None
Operation: 00h WDT
0 WDT prescaler,
1 TO
1 PD
Status Affe cte d: T O, PD
Description: CLRWDT instruction resets the
W atchdog T imer . It also reset s the
prescaler of the WDT. Status bits
TO and PD are set.
COMF Complement f
Syntax: [ label ] COMF f,d
Operands: 0 f 127
d [0,1]
Operation: (f) (destination)
Status Affe cte d: Z
Description: The contents of register f are
complemented. If d is 0, the
result is stored in W . If d is 1, the
result is stored back in register f.
DECF De crement f
Syntax: [ label ] DECF f,d
Operands: 0 f 127
d [0,1]
Operation: (f) - 1 (destination)
Status Affe cte d: Z
Description: Decrement register f. If d is 0,
the result is stored in the W
register. If d is 1, the result is
stored back in register f.
2002 Microchip Technology Inc. DS30325B-page 109
PIC16F7X
DECFSZ Decrement f, Skip if 0
Syntax: [ label ] DECFSZ f,d
Operands: 0 f 127
d [0,1]
Operation: (f) - 1 (destination);
skip if result = 0
Status Affected: None
Description: The contents of register f are
decremented. If d is 0, the result
is placed in the W register. If d is
1, the result is placed back in
register f.
If the result is 1, the next instruc-
tion is executed. If the result is 0,
then a NOP is executed instead,
making it a 2TCY instruction.
GOTO Unconditional Branch
Syntax: [ label ] GOTO k
Operands: 0 k 2047
Operation: k PC<10:0>
PCLATH<4:3> PC<12:11>
Status Affected: None
Description: GOTO is an unconditional branch.
The e le ven -bi t im me dia t e v al ue i s
loaded into PC bits <10:0>. The
upper bits of PC are loaded from
PCLATH<4:3>. GOTO is a two-
cycle instruction.
INCF Increment f
Syntax: [ label ] INCF f,d
Operands: 0 f 127
d [0,1]
Operation: (f) + 1 (destination)
Status Affected: Z
Description: The contents of register f are
incremented. If d is 0, the result
is placed in the W regis ter. If d is
1, the result is placed back in
register f.
INCFSZ Increment f, Skip if 0
Syntax: [ label ] INCFSZ f,d
Operands: 0 f 127
d [0,1]
Operation: (f) + 1 (destination),
skip if result = 0
Status Affe cte d: None
Description: The contents of register f are
incremen ted. If d is 0, the resu lt is
placed in the W register. If d is 1,
the result is placed back in
register f.
If the result is 1, the next instruc-
tion is executed. If the result is 0,
a NOP is e xecuted i nstead, ma king
it a 2TCY instruction.
IORLW Inclusive OR Literal with W
Syntax: [ label ] IORLW k
Operands: 0 k 255
Operation: (W) .OR. k (W)
Status Affe cte d: Z
Descr iption: The con tents of t he W register a re
ORed with the eight-bit literal 'k'.
The result is placed in the W
register.
IORWF Inclusive OR W with f
Syntax: [ label ] IORWF f,d
Operands: 0 f 127
d [0,1]
Operation: (W) .OR. (f) (desti nation)
Status Affe cte d: Z
Description: Inclusive OR the W register with
register 'f'. If 'd' is 0, the result is
placed in the W re gis ter. If 'd' is 1,
the result is placed back in
register 'f'.
PIC16F7X
DS30325B-page 110 2002 Microchip Technology Inc.
MOVF Move f
Syntax: [ label ] MOVF f,d
Operands: 0 f 127
d [0,1]
Operation: (f) (destinati on )
Status Affected: Z
Description: The contents of register f are
moved to a destination dependant
upon the status of d. If d = 0,
destination is W register. If d = 1,
the destination is file register f itself.
d = 1 is useful to test a file register,
since status flag Z is affected.
MOVLW Move Literal to W
Syntax: [ label ] MOVLW k
Operands: 0 k 255
Operation: k (W)
Status Affected: None
Description: The eight-bit literal k is loaded
into W register. The dont cares
will assemble as 0s.
MOVWF Move W to f
Syntax: [ label ] MOVWF f
Operands: 0 f 127
Operation: (W) (f)
Status Affected: None
Description: Move data from W register to
register 'f'.
NOP No Operation
Syntax: [ label ] NOP
Operands: None
Operation: No operation
Status Affe cte d: None
Description: No operation.
RETFIE Return from Interrupt
Syntax: [ label ] RETFIE
Operands: None
Operation: TOS PC,
1 GIE
Status Affe cte d: None
RETLW Return with Literal in W
Syntax: [ label ] RETLW k
Operands: 0 k 255
Operation: k (W);
TOS PC
Status Affe cte d: None
Description: The W register is loaded with the
eight-bit literal 'k'. The program
counter is loaded from the top of
the stack (the return address).
This is a two-cycle instruction.
2002 Microchip Technology Inc. DS30325B-page 111
PIC16F7X
RLF Rotate Left f through Carry
Syntax: [ label ] RLF f,d
Operands: 0 f 127
d [0,1]
Operation: See description below
Status Affected: C
Description: The contents of register f are rotated
one bit to the left through the Carry
Flag. If d is 0, the re sult is pl aced in
the W register . If d is 1, the result is
stored back in register f.
RETURN Return from Subroutine
Syntax: [ label ] RETURN
Operands: None
Operation: TOS PC
Status Affected: None
Description: Return from subrouti ne. The sta ck
is POPed an d t he top o f th e s t a ck
(TOS) is loaded into the program
counter. This is a two-cycle
instruction.
RRF Rotate Right f through Carry
Syntax: [ label ] RRF f,d
Operands: 0 f 127
d [0,1]
Operation: See description below
Status Affected: C
Desc ript ion : The con ten t s of regis te r f are
rotat ed one bit to the r ight throug h
the C arry Flag. If d is 0, the result
is placed in the W register. If d is
1, the result is placed back in
register f.
Register fC
Register fC
SLEEP
Syntax: [ label ] SLEEP
Operands: None
Operation: 00h WDT,
0 WDT prescaler,
1 TO,
0 PD
Status Affe cte d: TO, PD
Descripti on: The power-down st atus bit, PD is
cleared. Time-out status bit, TO
is set. Watchdog Timer and its
prescaler are cleare d.
The proce ssor is put into SLEEP
mode with th e oscillator sto pped.
SUBLW Subtract W from Literal
Syntax: [ label ] SUBLW k
Operands: 0 k 255
Operation: k - (W) → (W)
Status Affected: C, DC, Z
Description: The W register is subtracted (2s
complement method) from the
eight-bit literal 'k'. The result is
placed in the W register.
SUBWF Subtract W from f
Syntax: [ label ] SUBWF f,d
Operands: 0 f 127
d [0,1]
Operation: (f) - (W) → (destination)
Status Affected: C, DC, Z
Description: Subtract (2s complement method)
W register from regi ster 'f'. If 'd' is 0,
the result is stored in the W
register. If 'd' is 1, the result is
stored back in register 'f'.
PIC16F7X
DS30325B-page 112 2002 Microchip Technology Inc.
SWAPF Swap Nibbles in f
Syntax: [ label ] SWAPF f,d
Operands: 0 f 127
d [0,1]
Operation: (f<3:0>) (destination<7:4>),
(f<7:4>) (destination<3:0>)
Status Affected: None
Description: The upper and lower nibbles of
register f are exchanged. If d is
0, the result is placed in the W
register. If d is 1, the result is
placed in regi ste r f.
XORLW Exclusive OR Literal with W
Syntax: [ label ]XORLW k
Operands: 0 k 255
Operation: (W) .XOR. k → (W)
Status Affected: Z
Description: The contents of the W register
are XORed with the eight-bit
literal 'k'. The result is placed in
the W register.
XORWF Exclusive OR W with f
Syntax: [ label ] XORWF f,d
Operands: 0 f 127
d [0,1]
Operation: (W) .XOR. (f) → (destination)
Status Affe cte d: Z
Description: Exclusive OR the contents of the
W register with register 'f'. If 'd' is
0, the result is stored in the W
register. If 'd' is 1, the result is
stored back in register 'f'.
2002 Microchip Technology Inc. DS30325B-page 113
PIC16F7X
14.0 DEVELOPMENT SUPPORT
The PICmicro® microcontrollers are supported with a
full ran ge of hardware a nd softwa re develo pment to ols:
Integrated Development Environment
- MPLAB® IDE Software
Assemblers/Compilers/Linkers
- MPASMTM Assembler
- MPLAB C17 and MPLAB C18 C Compilers
-MPLINK
TM Object Linker/
MPLIBTM Object Librarian
Simulators
- MPLAB SIM Software Simulator
Emulators
- MPLAB ICE 2000 In-Circuit Emulator
- ICEPIC In-Circuit Emulator
In-Circuit Debugger
- MPLAB ICD
Device Programmers
-PRO MATE
® II Universa l Devi ce Pr o gr a mm er
- PICSTART® Plus Entry-Level Development
Programmer
Low Cost Demonstration Boards
- PICDEMTM 1 Demonstration Board
- PICDEM 2 Demonstration Board
- PICDEM 3 Demons trati on Boar d
- PICDEM 17 Demonstration Board
-K
EELOQ® Demonstration Board
14.1 MPLAB Integrated Development
Environment Software
The MPLAB IDE software brings an ease of software
development previously unseen in the 8-bit microcon-
troller market. The MPLAB IDE is a Windows®-based
application that contains:
An interface to debugging t ools
- simulator
- programmer (so ld sep ara tely )
- em ulator (sold separately)
- in-circuit debugger (sold separately)
A full-featured editor
A project manager
Customizable toolbar and key mapping
A status bar
On-line help
The MPLAB IDE allows you to:
Edit your source files (eithe r assembly o r C)
One touch assemble (or compile) and download
to PICmicro emulator and simulator tools (auto-
matically updates all project information)
Debug us ing :
- source file s
- absolute li sting fi le
- machine code
The ability to use MPLAB IDE with multiple debugging
tools allows users to easily switch from the cost-
effective simulator to a full-featured emulator with
minimal retraining.
14.2 MPASM Assembler
The MPASM assembler is a full-featured universal
macro assembler for all PICmicro MCUs.
The MPASM assembler has a command line interface
and a Windows shell. It can be used as a stand-alone
application on a Windows 3.x or greater system, or it
can be us ed through MPLAB ID E. The MP ASM assem-
bler generates relocatable object files for the MPLINK
object linker, Intel® standard HEX files, MAP files to
detail memory usage and symbol reference, an abso-
lute LST file that contains source lines and generated
machine code, and a COD file for debugging.
The MPASM assembler features include:
Integration into MPLAB IDE projects.
User-defined macros to streamline assembly
code.
Conditional assembly for multi-purpose source
files.
Directives that allow complete control over the
assembly p rocess.
14.3 MPLAB C17 and MPLAB C18
C Compilers
The MPLAB C1 7 and MP LAB C18 Code De vel op me nt
Systems are complete ANSI C compilers for
Microchips PIC17CXXX and PIC18CXXX family of
microc ontrollers, re spectively. Thes e compiler s provide
powerful integration capabilities and ease of use not
found with other compilers.
For easier source level debugging, the compilers pro-
vide symbol information that is compatible with the
MPLAB IDE memory display.
PIC16F7X
DS30325B-page 114 2002 Microchip Technology Inc.
14.4 MPLINK Object Linker/
MPLIB Object Librari an
The MPLINK object linker combines relocatable
objects created by the MPASM assembler and the
MPLAB C17 and MPLAB C18 C compilers. It can also
link relocatable objects from pre-compiled libraries,
using directives from a linker script.
The MPLIB object librarian is a librarian for pre-
compiled code to be used with the MPLINK object
linker. When a routine from a library is called from
another source file, only the modules that contain that
routine w ill be linked in with the ap plicatio n. This allo ws
large libraries to be used efficiently in many different
applications. The MPLIB object librarian manages the
creation and modification of library files.
The MPLINK object linker features include:
Integration with MPASM assembler and MPLAB
C17 and MPLAB C18 C compilers.
Allows a ll m emo ry are as t o be defined as se ctio ns
to provide l ink -time flex ibi lity.
The MPLIB object librarian features include:
Easier linking because single libraries can be
included instead of many smaller files.
Helps keep code maintainable by grouping
related modules together.
Allows libraries to be created and modules to be
added, listed, replaced, deleted or extracted.
14.5 MPLAB SIM Software Simulator
The MPLAB SIM sof tware simula tor allows code deve l-
opment in a PC-hosted environment by simulating the
PICmicro series microcontrollers on an instruction
level. On any given instruction, the data areas can be
examined or modified and stimuli can be applied from
a file, or user-defined ke y press, to an y of the pins. The
execution can be performed in single step, execute
until break, or trace mode.
The MPLAB SIM simulator fully supports symbolic debug-
ging using the MPLAB C17 and the MPLAB C18 C com-
pilers and the MP ASM assembler. The software simulator
offers the flexibility to develop and debug code outside of
the laborat ory envir onment, making it an excelle nt multi-
project software development tool.
14.6 MPLAB ICE High Performance
Universal In-Circuit Emulator with
MPLAB IDE
The MPLAB ICE universal in-circuit emulator is intended
to provide the product development engineer with a
complete microcontroller design tool set for PICmicro
microcontrollers (MCUs). Software control of the
MPLAB ICE in-circuit emulator is provided by the
MPLAB Integrated Development Environment (IDE),
which allows editi ng, buildin g, downlo ading and so urce
debugging from a single environment.
The MPLAB ICE 2000 is a full-featured emulator sys-
tem with enhanced trace, trigger and data monitoring
featur es. Interchangea ble processo r modules al low the
system to be easily reconfigured for emulation of differ-
ent processors. The universal architecture of the
MPLAB ICE in-circuit emulator allows expansion to
support new PICmic ro mi cro con trol le rs.
The MPLAB ICE in-circuit emulator system has been
designed as a real-time emulation system, with
advanced features that are generally found on more
expensive development tools. The PC platform and
Microsoft® Windows environment were chosen to best
make these features available to you, the end user.
14.7 ICEPIC In-Circuit Emulator
The ICEPIC low cost, in-circuit emulator is a solution
for the Microchip Technology PIC16C5X, PIC16C6X,
PIC16C7X and PIC16CXXX families of 8-bit One-
T ime-Programmable (OTP) microcontrollers. The mod-
ular sy stem can su pport dif feren t subset s of PIC16 C5X
or PIC16CXXX products through the use of inter-
changeable personality modules, or daughter boards.
The emulator is capable of emulating without target
applic atio n circ ui try bei ng pres en t.
2002 Microchip Technology Inc. DS30325B-page 115
PIC16F7X
14.8 MPLAB ICD In-Circuit Debugger
Microchips In-Circuit Debugger , MPLAB ICD, is a pow-
erful, low cost, run-time development tool. This tool is
based o n the F LASH PICmicro MCUs an d can be used
to devel op for this and other PICmicro mic rocontrollers.
The MPLAB IC D u tili ze s th e in -circuit d ebu ggi ng c apa-
bility built into the FLASH devices. This feature, along
with Microchips I n-Circuit Se rial Prog rammingTM proto-
col, offers cost-effective in-circuit FLASH debugging
from the graphical user interface of the MPLAB
Integrated Development Environment. This enables a
designer to develop and debug source code by watch-
ing variables, si ngl e-s tep pin g and setting brea k poi nt s .
Runni ng at full sp eed enab les tes ting hardwa re in real-
time.
14.9 PRO MATE II Universal Device
Programmer
The PRO MATE II universal device programmer is a
full-featured programmer, capable of operating in
stand-alone mode, as well as PC-hosted mode. The
PRO MATE II device programmer is CE compliant.
The PRO MATE II device programmer has program-
mable VDD and VPP supplies, which allow it to verify
programmed memory at VDD min and VDD max for max-
imum reliability. It has an LCD display for instructions
and error messages, keys to enter commands and a
modular detachable socket assembly to support various
package types. In stand-alone mode, the PRO MATE II
device programmer can read, verify, or program
PICmicro devices. It can also set code protection in this
mode.
14.10 PICSTART Plus Entry Level
Development Programmer
The PICSTART Plus development programmer is an
easy-to-use, low cost, prototype programmer. It con-
nects to the PC via a COM (RS-232) port. MPLAB
Inte grated Dev elopmen t En vironme nt so ftware makes
using the programmer simple and efficient.
The PICSTART Plus development programmer sup-
ports all PICmicro devices with up to 40 pins. Larger pin
count devices, such as the PIC16C92X and
PIC17C76 X, may be suppor ted with an adap ter socket.
The PICSTART Plus development programmer is CE
compliant.
14.11 PI CDEM 1 Low Cost PICmicro
Demonstration Board
The PICDEM 1 demonstration board is a simple board
which demonstrates the capabilities of several of
Microchips mic rocon trollers . The micro contro llers sup-
ported are: PIC16C5X (PIC16C54 to PIC16C58A),
PIC16C61, PIC16C62X, PIC16C71, PIC16C8X,
PIC17C42, PIC17C43 and PIC17C44. All necessary
hardware and software is included to run basic demo
programs. The user can program the sample microcon-
trollers provided with the PICDEM 1 demonstration
board on a PRO MATE II device programmer, or a
PICSTART Plus development programmer, and easily
test firmware. The user can also connect the
PICDEM 1 demonstration board to the MPLAB ICE in-
circuit emulato r and do wnload the firmware to the emu-
lator for testing. A prototype area is available for the
user to build some additional hardware and connect it
to the microcontroller socket(s). Some of the features
include an RS-232 interface, a potentiometer for simu-
lated analog input, push button switches and eight
LEDs connected to PORTB.
14.12 PICDEM 2 Low Cost PIC16CXX
Demonstration Board
The PICDEM 2 demonstration board is a simple dem-
onstration board that supports the PIC16C62,
PIC16C64, PIC16C65, PIC16C73 and PIC16C74
microcontrollers. All the necessary hardware and soft-
ware is included to run the basic demonstration pro-
grams. The user can program the sample
microcontrollers provided with the PICDEM 2 demon-
stration board on a PRO MATE II device programmer,
or a PICSTART Plus development programmer, and
easily test firmware. The MPLAB ICE in-circuit emula-
tor may a lso be used with the PICDEM 2 demonstra tion
board to test firmware. A prototype area has been pro-
vided to the user for adding additional hardware and
connecting it to the microcontroller socket(s). Some of
the features include a RS-232 interface, push button
switches , a poten tiomet er for simula ted anal og inpu t, a
serial EEPROM to d emonstrate u sage o f the I2CTM bus
and separate headers for connection to an LCD
module and a keypad.
PIC16F7X
DS30325B-page 116 2002 Microchip Technology Inc.
14.13 PICDEM 3 Low Cost PIC16CXXX
Demonstration Board
The PICDEM 3 demonstration board is a simple dem-
onstration board that supports the PIC16C923 and
PIC16C924 in the PLCC package. It will also support
future 44-p in PLCC micro controlle rs with an LCD Mo d-
ule. All the necessary hardware and software is
includ ed to r un the basic dem onstrat ion pro grams . The
user can program the sample microcontrollers pro-
vided with the PICDEM 3 demonstration board on a
PRO MATE II device programmer , o r a PICST AR T Plus
development programmer with an adapter socket, and
easily test firmware. The MPLAB ICE in-circuit emula-
tor may a lso be used with the PICDEM 3 demon stration
board to test firmware. A prototype area has been pro-
vided t o the use r for ad ding hardwa re and con necting it
to the microcontroller socket(s). Some of the features
include a RS-232 interface, push button switches, a
potentiometer for simulated analog input, a thermistor
and separate headers for connection to an external
LCD module and a keypad. Also provided on the
PICDEM 3 demonstration board is a LCD panel, with 4
commo ns and 1 2 segment s , tha t is capable of d isp lay-
ing time, temperature and day of the week. The
PICDEM 3 d emons tration board pr ovi des an add itiona l
RS-232 interface and Windows software for showing
the demul tiplexed LC D signals on a PC. A simp le serial
interface allows the user to construct a hardware
demultip lexer for the LCD signals.
14.14 PICDEM 17 Demonstration Board
The P ICDEM 17 de mo ns t rat i on bo a rd is an ev al u at i on
board that demonstrates the capabilities of several
Microchip microcontrollers, including PIC17C752,
PIC17C756A, PIC17C762 and PIC17C766. All neces-
sary hard ware is inc luded to ru n basic d emo progra ms,
which are supplied on a 3.5-inch disk. A programmed
sample is included and the user may erase it and
program it with the other sample programs using the
PRO MATE II device programmer, or the PICSTART
Plus development programmer, and easily debug and
test the sample code. In addition, the PICDEM 17 dem-
onstratio n board supports download ing of programs to
and executing out of external FLASH memory on board.
The PICDEM 17 demonstration board is also usable
with the MPLAB ICE in-circuit emulator, or the
PICMAST ER emulator and al l of the sample progr ams
can be run and modified using either emulator . Addition-
ally, a generous prototype area is available for user
hardware.
14.15 KEELOQ Evaluati on and
Programming Tools
KEELOQ evaluation and programming tools support
Microchips HCS Secure Data Products. The HCS eval-
uation kit includes a LCD display to show changing
codes, a decoder to decode transmissions and a pro-
gramming interface to program test transmitters.
2002 Microchip Technology Inc. DS30325B-page 117
PIC16F7X
TABLE 14-1: DEVELOPMENT TOOLS FROM MICROCHIP
PIC12CXXX
PIC14000
PIC16C5X
PIC16C6X
PIC16CXXX
PIC16F62X
PIC16C7X
PIC16C7XX
PIC16C8X
PIC16F8XX
PIC16C9XX
PIC17C4X
PIC17C7XX
PIC18CXX2
PIC18FXXX
24CXX/
25CXX/
93CXX
HCSXXX
MCRFXXX
MCP2510
Soft war e To ol s
MPLAB® Integrated
Development Environment
9
9
9
9
9
9
9
9
9
9
9
9
9
9
9
MPLAB® C17 C Compiler
9
9
MPLAB® C18 C Compiler
9
9
MPASMTM Assembler/
MPLINKTM Obje ct Lin ke r
9
9
9
9
9
9
9
9
9
9
9
9
9
9
9
9
9
Emulators
MPLAB® ICE In-Circuit Emulator
9
9
9
9
9
9
**
9
9
9
9
9
9
9
9
9
ICEPICTM In-Circuit Emulator
9
9
9
9
9
9
9
9
Debugger
MPLAB® ICD In-Circuit
Debugger
9
*
9
*
9
9
Programmers
PICSTART® Plus Entry Level
Devel opment Programmer
9
9
9
9
9
9
**
9
9
9
9
9
9
9
9
9
PRO MATE® II
Universal Device Programmer
9
9
9
9
9
9
**
9
9
9
9
9
9
9
9
9
9
9
Demo Boards and Eval Kits
PICDEMTM 1 Demonstration
Board
9
9
9
9
9
PICDEMTM 2 Demonstration
Board
9
9
9
9
PICDEMTM 3 Demonstration
Board
9
PICDEMTM 14A Demonstration
Board
9
PICDEMTM 17 Demonstration
Board
9
KEELOQ® Evaluation Kit
9
KEELOQ® Transp on d er Kit
9
microIDTM Programmers Kit
9
125 kHz microIDTM
Developers Kit
9
125 kHz Anticollision microIDTM
Developers Kit
9
13.56 MHz Antic olli sion
microIDTM Developers Kit
9
MCP2510 CAN Developers Kit
9
* Contact the Microchip Technology Inc. web site at www.microchip.com for information on how to use the MPLAB® ICD In-Circuit Debugger (DV164001) with PIC16C62, 63, 64, 65, 72, 73, 74, 76, 77.
** Contact Microchip Technology Inc. for availability date.
Development tool is available on select devices.
PIC16F7X
DS30325B-page 118 2002 Microchip Technology Inc.
NOTES:
2002 Microchip Technology Inc. DS30325B-page 119
PIC16F7X
15.0 ELECTRICAL CHARACTERISTICS
Absolute Maximum Ratings
Ambient temperature under bias.................................................................................................................-55 to +125°C
Storage temperature .............................................................................................................................. -65°C to +150°C
Voltage on any pin with respect to VSS (except VDD, MCLR. and RA4) .........................................-0.3V to (VDD + 0.3V)
Voltage on VDD with respect to VSS ............................................................................................................ -0.3 to +6.5V
Voltage on MCLR with respect to VSS (Note 2)..............................................................................................0 to +13.5V
Voltage on RA4 with respect to Vss...................................................................................................................0 to +12V
Total power diss ipation (Note 1) ...............................................................................................................................1.0W
Maximum curr ent out of VSS pin ...........................................................................................................................300 mA
Maximum curr ent into VDD pin..............................................................................................................................250 mA
Input clamp current, IIK (VI < 0 or VI > VDD).....................................................................................................................± 20 mA
Output clamp cur rent, IOK (VO < 0 or VO > VDD).............................................................................................................± 20 mA
Maximum output current sunk by any I/O pin..........................................................................................................25 mA
Maximum output current sourced by any I/O pin....................................................................................................25 mA
Maximum curr ent sunk by PORTA, PORTB, and PORTE (combined) (Note 3)...................................................200 mA
Maximum current sourced by PORTA, PORTB, and PORTE (combined) (Note 3)..............................................200 mA
Maximum current sunk by PORTC and PORTD (combined) (Note 3) .................................................................200 mA
Maximum current sourced by PORTC and PORTD (combined) (Note 3) ............................................................200 mA
Note 1: Power dissipation is calculate d as fo llo w s: Pd is = V DD x {I DD - IOH} + {(VDD - VOH) x IOH} + (VOl x IOL)
2: Voltage spikes at the MCLR pin may cause latchup. A series resistor of greater than 1 k should be used
to pull MCLR to VDD, rather than tying the pin directly to VDD.
3: PORTD and PORTE are not implemented on the PIC16F73/76 devices.
NOTICE: Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the
device. This is a stress rating only and functional operation of the device at those or any other conditions above those
indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for
extended periods may affect device reliability.
PIC16F7X
DS30325B-page 120 2002 Microchip Technology Inc.
FIGURE 15-1: PIC16F7X VOLTAGE-FREQUENCY GRAPH
FIGURE 15-2: PIC16LF7X VOLTAGE-FREQUENCY GRAPH
Frequency
Voltage
6.0V
5.5V
4.5V
4.0V
2.0V
20 MHz
5.0V
3.5V
3.0V
2.5V
16 MHz
Frequency
Voltage
6.0V
5.5V
4.5V
4.0V
2.0V
5.0V
3.5V
3.0V
2.5V
FMAX = (12 MHz/V) (VDDAPPMIN - 2.5V) + 4 MHz
Note 1: VDDAPPMIN is the minimum voltage of the PICmicro® device in the applicat ion.
4 MHz 10 MHz
Note 2: FMAX has a maximum frequency of 10 MHz.
2002 Microchip Technology Inc. DS30325B-page 121
PIC16F7X
15.1 DC Characteri stics: PIC16F73/74/76/77 (Industrial, Extended)
PIC16LF73/74 /76/77 (Industrial )
PIC16LF73/74/76/77
(Industrial) Standard Operating Conditions (unless otherwise stated)
Operating temperature -40°C TA +85°C for industrial
PIC16F73/74/76/77
(Industrial, Extended)
Standard Operating Conditions (unless otherwise stated)
Operating temperature -40°C TA +85°C for industrial
-40°C TA +125°C for extended
Param
No. Sym Characteristic Min Typ† Max Units Conditions
VDD Supply Voltage
D001 PIC16LF7X 2.5
2.2
2.0
5.5
5.5
5.5
V
V
V
A/D in use, -40°C to +85°C
A/D in use, 0°C to +85°C
A/D not used, -40°C to +85°C
D001
D001A PIC16F7X 4.0
VBOR*-
-5.5
5.5 V
VAll configurations
BOR enabled (Note 7)
D002* VDR RAM Dat a Retention
Voltage (Note 1) -1.5-V
D003 VPOR VDD Start Voltage to
ensure internal Power-on
Reset signal
-V
SS - V S ee se ction on Power-on Re set for details
D004* SVDD VDD Rise Rate to ensure
internal Power-o n Reset
signal
0.05 - - V/ms See section on Power-on Reset for details
D005 VBOR Brown-out Reset Voltage 3.65 4.0 4.35 V BODEN bit in configuration word enabled
Legend: Shading of rows is to assist in readability of of the table.
* These parameters are characterized but not tested.
Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance
only and are not tested .
Note 1: This is the limit to which VDD can be lowered without losing RAM data.
2: The supply curre nt is ma inl y a fu nction of the ope rati ng volt a ge a nd frequen cy. Other fac tors , s uc h a s I / O pin
loading and switching rate, oscillator type, internal code execution pattern and temperature also have an
impact on the current consumption.
The test conditions for all IDD measurements in active operation mode are:
OSC1 = external square wave, from-rail to-rail; all I/O pins tri-stated, pulled to VDD
MCLR = VDD; WDT enabled/disable d as s pecified.
3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is
measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and VSS.
4: For RC osc configuration, current through REXT is not included. The current through the resistor can be esti-
mated by the formul a Ir = VDD/2REXT (mA) with REXT in kOhm.
5: Timer1 osc ill ato r (when ena bl ed) adds ap proxim ate ly 20 µA to the spe ci fic ati on. Thi s v alu e is fro m chara cte r-
iz ation and is for design gui dance only. This is not tested.
6: The current is the additional current consumed when this peripheral is enabled. This current should be
added to the base IDD or IPD meas urem en t.
7: When BOR is enabled, the device will operate correctly until the VBOR voltage trip point is reached.
PIC16F7X
DS30325B-page 122 2002 Microchip Technology Inc.
IDD Supply Curr ent ( Notes 2, 5)
D010
D010A
PIC16LF7X
0.4
20
2.0
48
mA
µA
XT, RC osc configuration
FOSC = 4 MHz, VDD = 3.0V (Note 4)
LP osc configuration
FOSC = 32 kHz, VDD = 3.0V, WDT disabled
D010
D013
PIC16F7X -
0.9
5.2
4
15
mA
mA
XT, RC osc configuration
FOSC = 4 MHz, VDD = 5.5V (Note 4)
HS osc configuration
FOSC = 20 MHz, VDD = 5.5V
D015* IBOR Brown-out
Reset Current (Note 6) 25 200 µA BOR enable d, VDD = 5.0V
D020 IPD Power-down Current (Notes 3, 5)
D021 PIC16LF7X
2.0
0.1 30
5µA
µAVDD = 3.0V, WDT enabled, -40°C to +85°C
VDD = 3.0V, WDT disabled, -40°C to +85°C
D020
D021
D021A
PIC16F7X
5.0
0.1
10.5
1.5
42
19
57
42
µA
µA
µA
µA
VDD = 4.0V, WDT enabled, -40°C to +85°C
VDD = 4.0V, WDT disabled, -40°C to +85°C
VDD = 4.0V, WDT enabled, -40°C to +125°C
VDD = 4.0V, WDT disabled, -40°C to +125°C
D023* IBOR Brown-out
Reset Current (Note 6) 25 200 µA BOR enabled, VDD = 5.0V
15.1 DC Characteri stics: PIC16F73/74/76/77 (Industrial, Extended)
PIC16LF73/74 /76/77 (Industrial) (Continued)
PIC16LF73/74/76/77
(Industrial) Standard Operating Conditions (unless otherwise stated)
Operating temperature -40°C TA +85°C for industrial
PIC16F73/74/76/77
(Industrial, Extended)
Standard Operating Conditions (unless otherwise stated)
Operating temperature -40°C TA +85°C for industrial
-40°C TA +125°C for extended
Param
No. Sym Characteristic Min TypMax Units Conditions
Legend: Shading of rows is to assist in readability of of the table.
* These parameters are characterized but not tested.
Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance
only and are not tested .
Note 1: This is the limit to which VDD can be lowered without losing RAM data.
2: The supply curre nt is ma inl y a fu nction of the ope rati ng volt a ge a nd frequen cy. Other fac tors , s uc h a s I / O pin
loading and switching rate, oscillator type, internal code execution pattern and temperature also have an
impact on the current consumption.
The test conditions for all IDD measurements in active operation mode are:
OSC1 = external square wave, from-rail to-rail; all I/O pins tri-stated, pulled to VDD
MCLR = VDD; WDT enabled/disable d as s pecified.
3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is
measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and VSS.
4: For RC osc configuration, current through REXT is not included. The current through the resistor can be esti-
mated by the formul a Ir = VDD/2REXT (mA) with REXT in kOhm.
5: Timer1 osc ill ato r (when ena bl ed) adds ap proxim ate ly 20 µA to the spe ci fic ati on. Thi s v alu e is fro m chara ct er-
iz ation and is for design gui dance only. This is not tested.
6: The current is the additional current consumed when this peripheral is enabled. This current should be
added to the base IDD or IPD meas urem en t.
7: When BOR is enabled, the device will operate correctly until the VBOR voltage trip point is reached.
2002 Microchip Technology Inc. DS30325B-page 123
PIC16F7X
15.2 DC Characteri stics: PIC16F73/74/76/77 (Indust rial, Extended)
PIC16LF73/74/76/77 (Industri al)
DC CHARACTERISTICS
Standard Operating Conditions (unless otherwise stated)
Operating temperature -40°C TA +85°C for industrial
-40°C TA +125°C for extended
Operating voltage VDD range as described in DC Specification,
Section 15.1.
Param
No. Sym Characteristic Min TypMax Units Conditions
VIL Input Low Voltage
I/O ports:
D030 with TTL buffer VSS 0.15VDD V For entire VDD range
D030A VSS 0.8V V 4.5V VDD 5.5V
D031 with Schmitt Trigger buffer VSS 0.2VDD V
D032 MCLR, OSC1 (in RC mode) VSS 0.2VDD V(Note 1)
D033 OSC1 (in XT and LP mode) VSS 0.3V V
OSC1 (in HS mode) VSS 0.3VDD V
VIH Input High Voltage
I/O ports:
D040 with TTL buffer 2.0 VDD V4.5V VDD 5.5V
D040A 0.25VDD
+ 0.8V VDD V For entire VDD range
D041 with Schmitt Trigger buffer 0.8VDD VDD V For entire VDD range
D042 MCLR 0.8VDD VDD V
D042A OSC1 (in XT and LP mode) 1.6V VDD V
OSC1 (in HS mode) 0.7VDD VDD V
D043 OSC1 (in RC mode) 0.9VDD VDD V(Note 1)
D070 IPURB PORTB Weak Pull-up Current 50 250 400 µAVDD = 5V, VPIN = VSS
IIL Input Leakage Current (Notes 2, 3)
D060 I/O ports ——±1 µAVss VPIN VDD, pin at
hi-impedance
D061 MCLR, RA4/T0CKI ——±5 µAVss VPIN VDD
D063 OSC1 ——±5 µAVss VPIN VDD, XT, HS and LP
osc configuration
* These parameters are characterized but not tested.
Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance
only and are not tested .
Note 1: In RC oscilla tor confi gurat ion, the OSC1/CLK IN pin is a Schmitt Trigger input. It is not recommen ded that the
PIC16F7X be driven with external clock in RC mode.
2: The leakage current on the M CLR pin is stro ngl y dep enden t on t he ap pli ed vo lta ge le vel. The specifi ed le ve ls
represent normal operating conditions. Higher leakage current may be measured at different input voltages.
3: Negative current is defined as current sourced by the pin.
PIC16F7X
DS30325B-page 124 2002 Microchip Technology Inc.
VOL Output Low Voltage
D080 I/O ports ——0.6 V IOL = 8.5 mA, VDD = 4.5V,
-40°C to +125°C
D083 OSC2/CLKOUT (RC osc config)
0.6
0.6
V
V
IOL = 1.6 mA, VDD = 4.5V,
-40°C to +125°C
IOL = 1.2 mA, VDD = 4.5V,
-40°C to +125°C
VOH Output High Voltage
D090 I/O ports (Note 3) VDD - 0.7 —— VIOH = -3.0 mA, VDD = 4.5V,
-40°C to +125°C
D092 OSC2/CLKOUT (RC osc config) VDD - 0.7
VDD - 0.7
V
V
IOH = -1.3 mA, VDD = 4.5V,
-40°C to +125°C
IOH = -1.0 mA, VDD = 4.5V,
-40°C to +125°C
D150* VOD Open Drain High Voltage ——12 V RA4 pin
Capacitive Loading Specs on Output Pins
D100 COSC2 OSC2 pin ——15 pF In XT, HS and LP modes when
external clock is used to drive
OSC1
D101 CIO All I/O pins and OSC2
(in RC mode) ——50 pF
D102 CBSCL, SDA in I2C mode ——400 pF
Program FLASH Memory
D130 EPEndurance 100 1000 E/W 25°C at 5V
D131 VPR VDD for Read 2.0 5.5 V
15.2 DC Characteri stics: PIC16F73/74/76/77 (Indust rial, Extended)
PIC16LF73/74/76/77 (Industrial) (Continued)
DC CHARACTERISTICS
Standard Operating Conditions (unless otherwise stated)
Operating temperature -40°C TA +8 5°C for industrial
-40°C TA +125°C for extended
Operating voltage VDD range as described in DC Specification,
Section 15.1.
Param
No. Sym Characteristic Min TypMax Units Conditions
* These parameters are characterized but not tested.
Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance
only and are not tested .
Note 1: In RC oscilla tor confi guratio n, the OSC1/CL KIN pin is a Schmi tt T r igger input. It is not recomm ended that the
PIC16F7X be driven with external clock in RC mode.
2: The leakage current on the M CLR pin is stro ngl y dep enden t on t he ap pli ed vo lta ge le vel. The specifi ed le ve ls
represent normal operating conditions. Higher leakage current may be measured at different input voltages.
3: Negative current is defined as current sourced by the pin.
2002 Microchip Technology Inc. DS30325B-page 125
PIC16F7X
15.3 Timing Parameter Symbology
The timing parameter symbols have been created
using one of the following formats:
FIGURE 15-3: LOAD CONDITIONS
1. TppS2ppS 3. TCC:ST (I2C specifications only)
2. TppS 4. Ts (I2C specifications only)
TF Frequency T Time
Lowercase letters (pp) and their meanings:
pp
cc CCP1 osc OSC1
ck CLKOUT rd RD
cs CS rw RD or WR
di SDI sc SCK
do SDO ss SS
dt Data in t0 T0CKI
io I/O port t1 T1CKI
mc MCLR wr WR
Uppercase letters and their meanings:
SFFall PPeriod
HHigh RRise
I Invalid (Hi-impedance) V Valid
L Low Z Hi-impedance
I2C only
AA output access High High
BUF Bus free Low Low
TCC:ST (I2C specifications only)
CC
HD Hold SU Setup
ST
DAT DATA input hold STO STOP condition
STA START condition
VDD/2
CL
RL
Pin Pin
VSS VSS
CL
RL= 464
CL= 50 pF for all pins except OSC2, but including PORTD and PORTE output s as ports
15 pF for OSC2 output
Note: PORTD and PORTE are not implemented on the PIC16F73/76 devices.
Load Condition 1 Load Condition 2
PIC16F7X
DS30325B-page 126 2002 Microchip Technology Inc.
FIGURE 15-4: EXTERNAL CLOCK TIMING
OSC1
CLKOUT
Q4 Q1 Q2 Q3 Q4 Q1
1
23344
TABLE 15-1: EXTERNAL CLOCK TIMING REQUIREMENTS
Parameter
No. Symbol Characteristic Min TypMax Units Conditions
FOSC External CLKIN Frequency
(Note 1) DC 1 MHz XT osc mode
DC 20 MHz HS osc mode
DC 32 kHz LP osc mod e
Oscillator Frequency
(Note 1) DC 4 MHz RC osc mode
0.1 4 MHz XT osc mode
4
5
20
200 MHz
kHz HS osc mode
LP osc mode
1TOSC External CLKIN Period
(Note 1) 1000 ——ns XT osc mode
50 ——ns HS osc mod e
5——ms LP osc mode
Oscillator Period
(Note 1) 250 ——ns RC osc mode
250 10,000 ns XT osc mode
50 250 ns HS osc mode
5——ms LP osc mode
2TCY Instruction Cycle Time
(Note 1) 200 TCY DC ns TCY = 4/FOSC
3TosL,
TosH External Clock in (OSC1)
High or Low Time 500 ——ns XT oscillator
2.5 ——ms LP oscillat or
15 ——ns HS oscillator
4TosR,
TosF External Clock in (OSC1)
Rise or Fall Time 25 ns XT oscillator
50 ns LP oscillator
—— 15 ns HS oscillator
Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance
only and are not tested .
Note 1: Instruction cycle period ( TCY) equal s four ti mes t he inpu t osci llator time-ba se pe riod. All spec ified v alues are
based on characterization data for that particular oscillator type under standard operating conditions, with
the device executing code. Exceeding these specified limits may result in an unstable oscillator operation
and/or higher than expected current consumption. All devices are tested to operate at "min." values with an
external clock applied to the OSC1/CLKIN pin. When an external clock input is used, the "max." cycle time
limit is "DC" (no clock) for all devices.
2002 Microchip Technology Inc. DS30325B-page 127
PIC16F7X
FIGURE 15-5: CLKOUT AND I/O TIM ING
TABLE 15-2: CLKOUT AND I/O TIMING REQUIREMENTS
Note: Refer to Figure 15-3 for load conditions.
OSC1
CLKOUT
I/O Pin
(Input)
I/O Pin
(Output)
Q4 Q1 Q2 Q3
10
13 14
17
20, 21
19 18
15
11
12 16
Old Value New Value
Param
No. Symbol Characteristic Min TypMax Units Conditions
10* TosH2ckL OSC1 to CLKOUT 75 200 ns (Note 1)
11* TosH2ckH OSC1 to CLKOUT 75 200 ns (No te 1)
12* TckR CLK OUT rise time 35 100 ns (Note 1)
13* TckF CLKOUT fall time 35 100 ns (Note 1)
14* TckL2ioV CLKOUT to P o r t o u t va l i d ——0.5TCY + 20 ns (Note 1)
15* TioV2ckH Por t in valid before CLKOUT TOSC + 200 ——ns (Note 1)
16* TckH2ioI Por t in hold after CLKOUT 0——ns (Note 1)
17* TosH2ioV OSC1 (Q1 cycle) to Port out valid 100 255 ns
18* TosH2ioI OSC1 (Q2 cycle) to
Port input invalid (I/O in
hold time)
Standard (F)100——ns
Extended (LF)200——ns
19* TioV2osH Port input valid to OSC1(I/O in setup time) 0 ——ns
20* TioR Port output rise time Standard (F)10 40 ns
Extended (LF)——145 ns
21* TioF Port output fall time Standard (F)10 40 ns
Extended (LF)——145 ns
22††* Tinp INT pin high or low time TCY ——ns
23††* Trbp RB7:RB4 change INT high or low time TCY ——ns
* Thes e parameters are characterized but not tested.
Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are
no t te sted.
†† These parameters are asynchronous events, not related to any internal clock edges.
Note 1: M easurements are taken in RC mode, where CLKOUT output is 4 x TOSC.
PIC16F7X
DS30325B-page 128 2002 Microchip Technology Inc.
FIGURE 15-6: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND
POWER-UP TIMER TIMING
FIGURE 15-7: BROWN-OUT RESET TIMING
TABLE 15-3: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER,
AND BROWN-OUT RESET REQUIREMENTS
VDD
MCLR
Internal
POR
PWRT
Time-out
OSC
Time-out
Internal
RESET
Watchdog
Timer
Reset
33
32
30
31
34
I/O Pins
34
Note: Refer to Figure 15-3 for load conditions.
VDD VBOR
35
Parameter
No. Sym Characteristic Min TypMax Units Conditions
30 TmcL MCLR Pulse Width (low) 2 ——µsVDD = 5V, -40°C to +85°C
31* TWDT Watchdog T imer Time-out Period
(No Prescaler) 71833msVDD = 5V, -40°C to +85°C
32 TOST Oscillation S tart-up T imer Period 1024 TOSC ——TOSC = OSC1 period
33* TPWRT Power-up Timer Period 28 72 132 ms VDD = 5V, -40°C to +85°C
34 TIOZ I/O Hi-Impedance from MCLR Low
or Watchdog Timer Reset ——2.1 µs
35 TBOR Brown-out Reset Pulse Width 100 ——µsVDD VBOR (D005)
* Thes e parameters are characterized but not tested.
Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance
only and are not tested.
2002 Microchip Technology Inc. DS30325B-page 129
PIC16F7X
FIGURE 15-8: TIMER0 AND TIMER1 EXTERNAL CLOCK TIMINGS
TABLE 15-4: TIMER0 AND TIMER1 EXTERNAL CLOCK REQUIREMENTS
Note: Refer to Figure 15-3 for load conditions.
46
47
45
48
41
42
40
RA4/T0CKI
RC0/T1OSO/T1CKI
TMR0 or TMR1
Param
No. Symbol Characteristic Min TypMax Units Conditions
40* Tt0H T0CKI High Pulse Width No Prescaler 0.5TCY + 20 ——ns Must also meet
parame ter 4 2
With Prescaler 10 ——ns
41* Tt0L T0CKI Low Pulse Width No Prescaler 0.5TCY + 20 ——ns Must also meet
parame ter 4 2
With Prescaler 10 ——ns
42* Tt0P T0CKI Period No Prescaler TCY + 40 ——ns
With Prescaler Greater of:
20 or TCY + 40
N
——ns N = prescale value
(2, 4, ..., 256)
45* Tt1H T1CKI High Time Synchronous, Prescaler = 1 0.5TCY + 20 ——ns Must also meet
parame ter 4 7
Synchronous,
Prescaler = 2,4,8 Standard(F)15——ns
Extended(LF)25——ns
Asynchronous Standard(F)30——ns
Extended(LF)50——ns
46* Tt1L T1CKI Low Time Synchronous, Prescaler = 1 0.5TCY + 20 ——ns Must also meet
parame ter 4 7
Synchronous,
Prescaler = 2,4,8 Standard(F)15——ns
Extended(LF)25——ns
Asynchronous Standard(F)30——ns
Extended(LF)50——ns
47* Tt1P T1CKI Input
Period Synchronous Standard(F) Greater of:
30 or TCY + 40
N
——ns N = prescale value
(1, 2, 4, 8)
Extended(LF) Greater of:
50 or TCY + 40
N
N = prescale value
(1, 2, 4, 8)
Asynchronous Standard(F)60——ns
Extended(LF) 100 ——ns
Ft1 Timer1 Oscillator Input Frequency Range
(oscillator enabled by setting bit T1OSCEN) DC 200 kHz
48 TCKEZtmr1 Delay from Ext ernal Clock Edge to Timer Increment 2 TOSC 7 TOSC
* Thes e parameters are characterized but not tested.
Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are
no t te sted.
PIC16F7X
DS30325B-page 130 2002 Microchip Technology Inc.
FIGURE 15-9: CAPTURE/COMPARE/PWM TIMINGS (CCP1 AND CCP2)
TABLE 15-5: CAPTURE/COMPARE/PWM REQUIREMENTS (CCP1 AND CCP2)
Note: Refer to Figure 15-3 for load conditions.
and RC2/CCP1
(Capture Mode)
50 51
52
53 54
RC1/T1OSI/CCP2
and RC2/CCP1
(Compare or PWM Mode)
RC1/T1OSI/CCP2
Param
No. Symbol Characteristic Min TypMax Units Conditions
50* TccL CCP1 and CCP 2
input low time No Prescaler 0.5TCY + 20 ——ns
With Prescaler Standard(F)10——ns
Extended(LF)20——ns
51* TccH CCP1 and CCP2
input high time No Prescaler 0.5TCY + 20 ——ns
With Prescaler Standard(F)10——ns
Extended(LF)20——ns
52* TccP CCP1 and CCP2 input period 3TCY + 40
N——ns N = prescale
value (1,4 or 16)
53* TccR CCP1 and CCP2 output rise time Standard(F)10 25 ns
Extended(LF)25 50 ns
54* TccF CCP1 and CCP2 output fall time Standard(F)10 25 ns
Extended(LF)25 45 ns
* These parameters are characterized but not tested.
Data in "Typ" column is at 5V, 25°C unless ot herwi se sta ted. Thes e param ete r s a re for de si gn guidanc e on ly
and are not tested.
2002 Microchip Technology Inc. DS30325B-page 131
PIC16F7X
FIGURE 15-10: PARALLEL SLAVE PORT TI MING (PIC16F74/77 DEVICES ONLY)
TABLE 15-6: PARALLEL SLAVE PORT REQUIREMENTS (PIC16F74/77 DEVICES ONLY)
Note: Refer to Figure 15-3 for load conditions.
RE2/CS
RE0/RD
RE1/WR
RD7:RD0
62
63
64
65
Parameter
No. Symbol Characteristic Min TypMax Units Conditions
62 TdtV2wrH Data in valid before WR or CS (setup time) 20
25
ns
ns Extended range
only
63* TwrH2dtI WR or CS to data in invalid
(hold time) Standard(F)20——ns
Extended(LF)35 ——ns
64 TrdL2dtV RD and CS to data out valid
80
90 ns
ns Extended range
only
65 TrdH2dtI RD or CS to data out invalid 10 30 ns
* These parameters are characterized but not tested.
Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance
only and are not tested .
PIC16F7X
DS30325B-page 132 2002 Microchip Technology Inc.
FIGURE 15-11: SPI MASTER MODE TIMING (CKE = 0, SMP = 0)
FIGURE 15-12: SPI MASTER MODE TIMING (CKE = 1, SMP = 1)
SS
SCK
(CKP = 0)
SCK
(CKP = 1)
SDO
SDI
70
71 72
73 74
75, 76
78
79
80
79
78
MSb LSb
Bit6 - - - - - -1
MSb In LSb In
Bit6 - - - -1
Note: Refer to Figure 15-3 for load conditions.
SS
SCK
(CKP = 0)
SCK
(CKP = 1)
SDO
SDI
81
71 72
74
75, 76
78
80
MSb
79
73
MSb In
Bit6 - - - - - -1
LSb In
Bit6 - - - -1
LSb
Note: Refer to Figure 15-3 for load conditions.
2002 Microchip Technology Inc. DS30325B-page 133
PIC16F7X
FIGURE 15-13: SPI SLAVE MODE TIMING (CKE = 0)
FIGURE 15-14: SPI SLAVE MODE TIMING (CKE = 1)
SS
SCK
(CKP = 0)
SCK
(CKP = 1)
SDO
SDI
70
71 72
73 74
75, 76 77
78
79
80
79
78
MSb LSb
Bit6 - - - - - -1
MSb In Bit6 - - - -1 LSb In
83
Note: Refer to Figure 15-3 for load conditions.
SS
SCK
(CKP = 0)
SCK
(CKP = 1)
SDO
SDI
70
71 72
82
74
75, 76
MSb Bit6 - - - - - -1 LSb
77
MSb In Bit6 - - - -1 LSb In
80
83
Note: Refer to Figure 15-3 for load conditions.
PIC16F7X
DS30325B-page 134 2002 Microchip Technology Inc.
TABLE 15-7: SPI MODE REQUIREMENTS
FIGURE 15-15 : I2C BUS START/STOP BITS TIMING
Param
No. Symbol Characteristic Min TypMax Units Conditions
70* TssL2scH,
TssL2scL SS to SCK or SCK input TCY ——ns
71* TscH SCK input high time (Slave mode) TCY + 20 ——ns
72* TscL SCK input low time (Slave mode) TCY + 20 ——ns
73* TdiV2scH,
TdiV2scL Setup time of SDI data input to SCK edge 100 ——ns
74* TscH2diL,
TscL2diL Hold time of SDI data input to SCK edge 100 ——ns
75* TdoR SDO dat a outp ut rise time Standard (F)
Extended(LF)
10
25 25
50 ns
ns
76* TdoF SDO data output fall time 10 25 ns
77* TssH2doZ SS to SDO output hi-impedance 10 50 ns
78* TscR SCK output rise time
(Master mo de) Standard(F)
Extended(LF)
10
25 25
50 ns
ns
79* TscF SCK output fall time (Master mode) 10 25 ns
80* TscH2doV,
TscL2doV SDO data output valid after
SCK edge Standard(F)
Extended(LF)
50
145 ns
ns
81* TdoV2scH,
TdoV2scL SDO data outp ut set up to SCK edge Tcy ——ns
82* TssL2doV SDO data output valid after SS edge ——50 ns
83* TscH2ssH,
TscL2ssH SS after SCK edge 1.5TCY + 40 ——ns
* These parameters are characterized but not tested.
Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance
only and are not tested .
Note: Refer to Figure 15-3 for load conditions.
91
92
93
SCL
SDA
START
Condition STOP
Condition
90
2002 Microchip Technology Inc. DS30325B-page 135
PIC16F7X
TABLE 15-8: I2C BUS S TART/STOP BITS REQUIREMENTS
FIGURE 15-16 : I2C BUS DATA TIMING
Param
No. Symbol Characteristic Min Typ Max Units Conditions
90* TSU:STA START condition 100 kHz mode 4700 ——ns Only relevant for Repeated
START condition
Setup time 400 kHz mode 600 ——
91* THD:STA START condition 100 kHz mode 4000 ——ns After this period, the first clock
pulse is generated
Hold time 400 kHz mode 600 ——
92* TSU:STO STOP condition 1 00 kHz m ode 4700 ——ns
Setup time 400 kHz mode 600 ——
93 THD:STO STOP condition 100 kHz mode 4000 ——ns
Hold time 400 kHz mode 600 ——
* These parameters are characterized but not tested.
Note: Refer to Figure 15-3 for load conditions.
90
91 92
100 101
103
106 107
109 109 110
102
SCL
SDA
In
SDA
Out
PIC16F7X
DS30325B-page 136 2002 Microchip Technology Inc.
TABLE 15-9: I2C BUS DATA REQUIREMENTS
Param.
No. Symbol Characteristic Min Max Units Conditions
100* THIGH Clock high time 100 kHz mode 4.0 µs Device mu st ope rate at a
minimum of 1.5 MHz
400 kHz mode 0.6 µs Device must operate at a
minimum of 10 MHz
SSP Module 1.5TCY
101* TLOW Clock low time 100 kHz mode 4.7 µs Device must ope rate at a
minimum of 1.5 MHz
400 kHz mode 1.3 µs Device must operate at a
minimum of 10 MHz
SSP Module 1.5TCY
102* TRSDA and SCL rise
time 100 kHz mode 1000 ns
400 kHz mode 20 + 0.1CB300 ns CB is specified to be from
10 - 400 pF
103* TFSDA and SCL fall
time 100 kHz mode 300 ns
400 kHz mode 20 + 0.1CB300 ns CB is specified to be from
10 - 400 pF
90* TSU:STA START condition
setup time 100 kHz mode 4.7 µs Only rele va nt f or
Repeated START
condition
400 kHz mode 0.6 µs
91* THD:STA START condition
hold time 100 kHz mode 4.0 µs After this period the first
clock pulse is generated
400 kHz mode 0.6 µs
106* THD:DAT Data input hold time 100 kHz mode 0 ns
400 kHz mode 0 0.9 µs
107* TSU:DAT Data input setup
time 100 kHz mode 250 ns (Note 2)
400 kHz mode 100 ns
92* TSU:STO STOP condition
setup time 100 kHz mode 4.7 µs
400 kHz mode 0.6 µs
109* TAA Output valid from
clock 100 kHz mode 3500 ns (Note 1)
400 kHz mode ——ns
110* TBUF Bus free time 100 kHz mode 4.7 µs T i me the b us must be free
before a new transmission
can start
400 kHz mode 1.3 µs
CBBus capacitive loading 400 pF
* These parameters are characterized but not tested.
Note 1: As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region
(min. 300 ns) of the falling edge of SCL to avoid unintended generation of START or STOP conditions.
2: A Fa st mode (400 kH z) I2C bus device can be used in a Standard mode (100 kHz) I2C bus syst em, but the
requirement TSU:DAT 250 ns must then be met. This will automatically be the case if the device does not
stretch th e LOW perio d of th e SCL s ignal. If suc h a d evic e does s tret ch the LO W peri od of the SCL signa l, it
must output the next data bit to the SDA line TR max. + TSU:DAT = 1000 + 250 = 1250 ns (according to the
Standard mode I2C bus specification), bef ore the SCL line is released.
2002 Microchip Technology Inc. DS30325B-page 137
PIC16F7X
FIGURE 15-17: USART SYNCHRONOUS TRANSMISSION (MASTER/SLAVE) TIMING
TABLE 15-10: USART SYNCHRONOUS TRANSMISSION REQUIREMENTS
FIGURE 15-18: USART SYNCHRONOUS RECEIVE (MASTER/SLAVE) TIMING
TABLE 15-11: USART SYNCHRONOUS RECEIVE REQUIREMENTS
Note: Refer to Figure 15-3 for load conditions.
121 121
122
RC6/TX/CK
RC7/RX/DT
pin
pin
120
Param
No. Symbol Characteristic Min TypMax Units Conditions
120 TckH2dtV SYNC XMIT (MASTER &
SLAVE)
Clock high to data out valid
Standard(F)——80 ns
Extended(LF)——100 ns
121 Tckrf Clock out rise time and fall
time (Master mode) Standard(F)——45 ns
Extended(LF)——50 ns
122 Tdtrf Data out rise time and fall
time Standard(F)——45 ns
Extended(LF)——50 ns
Data in Typ column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance
only and are not tested .
Note: Refer to Figure 15-3 for load conditions.
125
126
RC6/TX/CK
RC7/RX/DT
pin
pin
Parameter
No. Symbol Characteristic Min TypMax Units Conditions
125 TdtV2ckL SYNC RCV (MASTER & SLAVE)
Data setup before CK (DT setup time) 15 ——ns
126 TckL2dtl Data hold after CK (DT hold time) 15 ——ns
Dat a i n Typ colum n is at 5V, 25°C unless otherwis e st ate d. These p arame ters ar e for desi gn guid ance only
and are not tested.
PIC16F7X
DS30325B-page 138 2002 Microchip Technology Inc.
TABLE 15-12: A/D CONVERTER CHARACTERISTICS: PIC16F7X (INDUSTRIAL, EXTENDED)
PIC16LF7X (INDUSTRIAL)
Param
No. Sym Characteristic Min TypMax Units Conditions
A01 NRResolution PIC16F7X ——8 bits bit VREF = VDD = 5.12V,
VSS VAIN VREF
PIC16LF7X ——8 bits bit VREF = VDD = 2.2V
A02 EABS Total absolute error ——< ±1 LSb VREF = VDD = 5.12V,
VSS VAIN VREF
A03 EIL Integral linearity error ——< ±1 LSb VREF = VDD = 5.12V,
VSS VAIN VREF
A04 EDL Dif fere nti al lin earity error ——< ±1 LSb VREF = VDD = 5.12V,
VSS VAIN VREF
A05 EFS Full scale error ——< ±1 LSb VREF = VDD = 5.12V,
VSS VAIN VREF
A06 EOFF Offset error ——< ±1 LSb VREF = VDD = 5.12V,
VSS VAIN VREF
A10 Monotonicity (N ote 3) guaranteed ——VSS VAIN VREF
A20 VREF Reference vol t ag e 2.5
2.2
5.5
5.5 V
V-40°C to +125°C
0°C to +125°C
A25 VAIN Analog input voltage VSS - 0.3 VREF + 0.3 V
A30 ZAIN Recomme nde d im pe dance of
analog voltage source ——10.0 k
A40 IAD A/D conversion
current (VDD)PIC16F7X 180 µA Average current
consumption when A/D
is on (Note 1).
PIC16LF7X 90 µA
A50 IREF VREF input current (Note 2) N/A
±5
500 µA
µADuring VAIN acquisition.
During A/D Conversion
cycle.
* These parameters are characterized but not tested.
Data in Typ column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance
only and are not tested .
Note 1: When A/D is off, it will not consume any current other than minor leakage current. The power-down current
spec includes any such leakage from the A/D module.
2: VREF current is from the RA3 pin or the VDD pin, whichever is select ed as a reference inp ut.
3: The A/D conversion result never decreases with an increase in the input voltage and has no missing codes.
2002 Microchip Technology Inc. DS30325B-page 139
PIC16F7X
FIGURE 15-19: A/D CONVERSION TIMING
TABLE 15-13: A/D CONVERSION REQUIREMENTS
131
130
132
BSF ADCON0, GO
Q4
A/D CLK
A/D DATA
ADRES
ADIF
GO
SAMPLE
OLD_DATA
SAMPLING STOPPED
DONE
NEW_DATA
(TOSC/2)(1)
7 6543210
Note 1: If the A /D clock source is selected as RC, a time of TCY is added before the A/D clock starts. This allows the SLEEP instruction
to be executed.
1 TCY
134
Param
No. Sym Characteristic Min TypMax Units Conditions
130 TAD A/D clock period PIC16F7X 1.6 ——µsTOSC based, VREF 3.0V
PIC16LF7X 2.0 ——µsT
OSC based,
2.0V VREF 5.5V
PIC16F7X 2.0 4.0 6.0 µs A/D RC mode
PIC16LF7X 3.0 6.0 9.0 µs A/D RC mode
131 TCNV Conversion time (not including
S/H time) (Note 1) 99TAD
132 TACQ Acquisition time 5* ——µs The minimum time is the
amplifier settling time. This
may be used if the new input
voltage has not changed by
more than 1 LSb (i.e.,
20.0 mV @ 5.12V) from the
last sa mp led voltage ( as
stated on CHOLD).
134 TGO Q4 to A/D clock start TOSC/2 ——If the A/D clock source is
selected as RC, a time of TCY
is added be fore the A/D clock
start s. Thi s allows the SLEEP
instruction to be executed.
* These parameters are characterized but not tested.
Data in Typ column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance
only and are not tested .
Note 1: ADR ES register may be read on the following TCY cycle.
2: See Section 11.1 for minimum conditions.
PIC16F7X
DS30325B-page 140 2002 Microchip Technology Inc.
NOTES:
2002 Microchip Technology Inc. DS30325B-page 141
PIC16F7X
16.0 DC AND AC CHARACTERISTICS GRAPHS AND TA BLES
“T ypical” represent s the mean of the distribution at 25°C. “Maximum” or “minimum” represent s (mean + 3σ) or (mean - 3σ)
respectively, where σ is a standard deviation, ov er the whole temperature range .
FIGURE 16-1: TYPICAL IDD vs. FOSC OVER VDD (HS MODE)
FIGURE 16-2: MAXIMUM IDD vs. FOSC OVER VDD (HS MODE)
Note: The graphs and tables provided following this note are a statistical summary based on a limited number of
samples and are provided for informational purposes only. The performance characteristics liste d herein are
not teste d or gu aranteed. In s ome gra phs or table s, th e da t a pre se nte d ma y be out sid e the sp eci f ie d op er-
ating range (e.g., outside specified power supply range) and therefore, outside the warranted range.
0
1
2
3
4
5
6
4 6 8 10 12 14 16 18 20
FOSC (M Hz )
I
DD
(mA)
5.5V
5.0V
4.5V
4.0V
3.5V
3.0V
2.5V
2.0V
Typical: statistical mean @ 25°C
Maximu m: mean + 3σ (-40°C to 125°C)
Minimum: mean 3σ (-40°C to 125°C)
0
1
2
3
4
5
6
7
8
4 6 8 10 12 14 16 18 20
FOSC (MHz)
I
DD
(mA)
5.5V
5.0V
4.5V
4.0V
3.5V
3.0V
2.5V
2.0V
Typical: statistical mean @ 25°C
Maximum: mean + 3σ (-40°C to 125°C)
Minimum: mean 3σ (-40°C to 125°C)
PIC16F7X
DS30325B-page 142 2002 Microchip Technology Inc.
FIGURE 16-3: TYPICAL IDD vs. FOSC OVER VDD (XT MODE)
FIGURE 16-4: MAXIMUM IDD vs. FOSC OVER VDD (XT MODE)
0.0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
0.0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0
FOSC (MHz)
I
DD
(mA)
5.5V
5.0V
4.5V
4.0V
3.5V
3.0V
2.5V
2.0V
Typical: statistical mean @ 25°C
Maximum: mean + 3σ (-40°C to 125°C)
Minimum: mean 3σ (-40°C to 125°C)
0.0
0.2
0.4
0.6
0.8
1.0
1.2
0.0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0
FOSC (MHz)
I
DD
(mA)
5.5V
5.0V
4.5V
4.0V
3.5V
3.0V
2.5V
2.0V
Typical: statistical mean @ 25°C
Maximum: mean + 3 σ (-40°C to 125°C)
Mini mum: me an 3σ (-40°C to 125°C)
2002 Microchip Technology Inc. DS30325B-page 143
PIC16F7X
FIGURE 16-5: TYPICAL IDD vs. FOSC OVER VDD (LP MODE)
FIGURE 16-6: MAXIMUM IDD vs. FOSC OVER VDD (LP MODE)
55
40
15
10
25
20
30
35
45
50
30 50 6040 70 80 90 100
IDD (
µ
A)
FOSC (kHz )
3.5V
3.0V
2.0V
5.5V
5.0V
4.5V
4.0V
2.5V
Typical: statistical mean @ 25°C
Maximum: mean + 3σ (-40°C to 125°C)
Minimum: mean 3 σ (-40°C to 125°C)
30
2030 50 6040 70 80 90 100
IDD (
µ
A)
FOSC (kHz )
40
50
60
70
80
90
100
5.5V
5.0V
4.5V
4.0V
3.5V
3.0V
2.5V
2.0V
Typical: statistical mean @ 25°C
Maxi mum: me an + 3σ (-40°C to 125°C)
Minimum: me an 3σ (-40°C to 125°C)
PIC16F7X
DS30325B-page 144 2002 Microchip Technology Inc.
FIGURE 16-7: AVERAGE FOSC vs. VDD FOR VARIOUS VALUES OF R
(RC MODE, C = 20 pF, 25°C)
FIGURE 16-8: AVERAGE FOSC vs. VDD FOR VARIOUS VALUES OF R
(RC MODE, C = 100 pF, 25°C)
0.0
0.5
1.0
1.5
2.0
2.5
3.0
3.5
4.0
4.5
5.0
2.5 3.0 3.5 4.0 4.5 5.0 5.5
VDD (V)
Freq (MHz)
10 k
100 k
Operation above 4 MHz is not recomende d
0.0
1.0
2.0
3.0
4.0
5.0
2.5 3.0 3.5 4.0 4.5 5.0 5.5
VDD (V )
Freq (MHz)
5.1 k
10 k
100 k
Operation above 4 MHz is not recomended
2002 Microchip Technology Inc. DS30325B-page 145
PIC16F7X
FIGURE 16-9: AVERAGE FOSC vs. VDD FOR VARIOUS VALUES OF R
(RC MODE, C = 300 pF, 25°C)
FIGURE 16-10 : IPD vs. VDD (SLEEP MODE, ALL PERIPHERALS DISABLED)
0
50
100
150
200
250
300
2.5 3.0 3.5 4.0 4.5 5.0 5.5
VDD (V)
Freq (kHz)
3.3 k
5.1 k
10 k
100 k
0.01
0.1
1
10
100
2.02.53.03.54.04.55.05.5
VDD (V)
I
PD
(uA)
Max 125°C
Max 85°C
Typ 25°C
Typical: statistical mean @ 25°C
Maximu m: mean + 3σ (-40°C to 125°C)
Minimum: mean 3σ (-40°C to 125°C)
PIC16F7X
DS30325B-page 146 2002 Microchip Technology Inc.
FIGURE 16-11: IBOR vs. VDD OVER TEMPERATURE
FIGURE 16-12: TYPICAL AND MAXIMUM IWDT vs. VDD OVER TEMPERATURE
10
100
1,000
2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5
V
DD
(V)
Device in
RESET
Device in
SLEEP
Indeterminant
State
Max (125˚C)
Typ (25˚C)
Max (125˚C)
Typ (25˚C)
Typical: statistical mean @ 25°C
Maxi mum: me an + 3σ (-40°C to 125°C)
Minimum: mean 3σ (-40°C to 125°C)
Note: Device current in RESET
depends on Oscillator mode,
frequency and circuit.
IDD (
µ
A)
0.1
1
10
100
2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5
V
DD
(V)
Max (125˚C)
Typ (25˚C)
Typical: statistical mean @ 25°C
Maximum: mean + 3σ (-40°C to 125°C)
Minimum: mean 3σ (-40°C to 125°C)
IWDT (
µ
A)
2002 Microchip Technology Inc. DS30325B-page 147
PIC16F7X
FIGURE 16-13: TYPICAL, MINIMUM AND MAXIMUM WDT PERIOD vs. VDD (-40°C TO 125°C)
FIGURE 16-14: AVERAGE WDT PERIOD vs. VDD OVER TEMPERATURE (-40°C TO 125°C)
0
5
10
15
20
25
30
35
40
45
50
2.02.53.03.54.04.55.05.5
VDD (V)
WDT Period (ms)
Max
(125°C)
Typ
(25°C)
Min
(-40°C)
Typical: statistical mean @ 25°C
Maxi mum: me an + 3σ (-40°C to 125°C)
Minimum: mean 3σ (-40°C to 125°C)
0
5
10
15
20
25
30
35
40
45
50
2.02.53.03.54.04.55.05.5
VDD (V)
WDT Period (ms)
125°C
85°C
25°C
-40°C
Typical: statistical mean @ 25°C
Maximum: mean + 3 σ (-40°C to 125°C)
Mini mum: me an 3σ (-40°C to 125°C)
PIC16F7X
DS30325B-page 148 2002 Microchip Technology Inc.
FIGURE 16-15: TYPICAL, MINIMUM AND MAXIMUM VOH vs. IOH (VDD = 5V, -40°C TO 125°C)
FIGURE 16-16: TYPICAL, MINIMUM AND MAXIMUM VOH vs. IOH (VDD = 3V, -40°C TO 125°C)
0.0
0.5
1.0
1.5
2.0
2.5
3.0
3.5
4.0
4.5
5.0
5.5
0 5 10 15 20 25
IOH (-mA)
V
OH
(V)
Max
Typ (25°C)
Min
Typical: statistical mean @ 25°C
Maximum: mean + 3σ (-40°C to 125°C)
Minimum: mean 3σ (-40°C to 125°C)
0.0
0.5
1.0
1.5
2.0
2.5
3.0
3.5
0 5 10 15 20 25
IOH (-mA)
V
OH
(V)
Max
Typ (25°C)
Min
Typical: statistical mean @ 25°C
Maximu m: mean + 3σ (-40°C to 125°C)
Minimum: mean 3σ (-40°C to 125°C)
2002 Microchip Technology Inc. DS30325B-page 149
PIC16F7X
FIGURE 16-17: TYPICAL, MINIMUM AND MAXIMUM VOL vs. IOL (VDD = 5V, -40°C TO 125°C)
FIGURE 16-18: TYPICAL, MINIMUM AND MAXIMUM VOL vs. IOL (VDD = 3V, -40°C TO 125°C)
0.0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
1.0
0 5 10 15 20 25
IOL (-mA)
V
OL
(V)
Max (125°C)
Max (85°C)
Typ (25°C)
Min (-40°C)
Typical: statistical mean @ 25°C
Maxi mum: me an + 3σ (-40°C to 125°C)
Minimum: mean 3σ (-40°C to 125°C)
0.0
0.5
1.0
1.5
2.0
2.5
3.0
0 5 10 15 20 25
IOL (-mA)
V
OL
(V)
Max (125°C)
Max (85°C)
Typ (25°C)
Min (-40°C)
Typical: statistical mean @ 25°C
Maximum: mean + 3σ (-40°C to 125°C)
Minimum: mean 3σ (-40°C to 125°C)
PIC16F7X
DS30325B-page 150 2002 Microchip Technology Inc.
FIGURE 16-19: MINIMUM AND MAXIMUM VIN vs. VDD, (TTL INPUT, -40°C TO 125°C)
FIGURE 16-20: MINIMUM AND MAXIMUM VIN vs. VDD (ST INPUT, -40°C TO 125°C)
0.5
0.6
0.7
0.8
0.9
1.0
1.1
1.2
1.3
1.4
1.5
2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5
VDD (V)
V
IN
(V)
VTH Max (-40°C)
VTH Min (125°C)
VTH Typ (25°C)
Typical: statistical mean @ 25°C
Maximum: mean + 3σ (-40°C to 125°C)
Minimum: mean 3σ (-40°C to 125°C)
0.0
0.5
1.0
1.5
2.0
2.5
3.0
3.5
4.0
2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5
VDD (V)
V
IN
(V)
VIH Max (125°C)
VIH Min (-40°C)
VIL Max (-40°C)
VIL Min (125°C)
Typical: statistical mean @ 25°C
Maximu m: mean + 3σ (-40°C to 125°C)
Minimum: mean 3σ (-40°C to 125°C)
2002 Microchip Technology Inc. DS30325B-page 151
PIC16F7X
17.0 PACKAGING INFORMATION
17.1 Package Marking Information
28-Lead SO IC
YYWWNNN
Example
XXXXXXXXXXXXXXXXX
YYWWNNN
28-Lead PDIP (Skinny DIP) Example
XXXXXXXXXXXXXXXXX
XXXXXXXXXXXXXXXXX
XXXXXXXXXXXXXXXXX
0210017
PIC16F77-I/SP
XXXXXXXXXXXXXXXXX 0210017
PIC16F76-I/SO
28-Lead SSOP
YYWWNNN
Example
XXXXXXXXXXXX
XXXXXXXXXXXX
0210017
PIC16F73
-I/SS
Legend: XX...X Customer specific information*
Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week 01’)
NNN Alphanumeric traceability code
Note: In the event the full Micro chip p art num ber can not be ma rked on on e line, it will
be carried ov er to the ne xt li ne thus lim iti ng th e nu mb er of av ai lab le c hara ct ers
for customer specific information.
*Standard PICmicro device marking consists of Microchip part number, year code, week code, and
traceability code. For PICmicro device marking beyond this, certain price adders apply. Please check
with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP
price.
28-Lead MLF Exam pl e
XXXXXXXX
XXXXXXXX
YYWWNNN
1
PIC16F73
-I/ML
0210017
1
PIC16F7X
DS30325B-page 152 2002 Microchip Technology Inc.
Package Marking Information (Cont’d)
XXXXXXXXXXXXXXXXXX
YYWWNNN
40-Lead PDIP Example
44-Lead TQFP
XXXXXXXXXX
YYWWNNN
XXXXXXXXXX
Example
44-Lead PLCC Example
XXXXXXXXXXXXXXXXXX
XXXXXXXXXXXXXXXXXX
XXXXXXXXXX
XXXXXXXXXX
YYWWNNN
XXXXXXXXXX
XXXXXXXXXX
PIC16F77-I/P
0210017
-I/PT
0210017
PIC16F77
0210017
PIC16F77
-I/L
2002 Microchip Technology Inc. DS30325B-page 153
PIC16F7X
17.2 Package Details
The following sections give the technical details of the packages.
28-Lead Skinny Plasti c Dual In-line (SP) 300 mil (PDIP)
1510515105
β
Mold Draft Angle Bottom 1510515105
α
Mold Draft Angle Top 10.928.898.13.430.350.320
eB
Overall Row Spacing §0.560.480.41.022.019.016BLower Lead Width 1.651.331.02.065.053.040B1Upper Lead Width 0.380.290.20.015.012.008
c
Lead Thickness 3.433.303.18.135.130.125LTip to Seating Plane 35.1834.6734.161.3851.3651.345DOverall Length 7.497.246.99.295.285.275E1Molded Package Width 8.267.877.62.325.310.300EShoulder to S houl der Width 0.38.015A1Base to Seating Plane 3.433.303.18.135.130.125A2Molded Package Thickness 4.063.813.56.160.150.140ATop to Seating Plane 2.54.100
p
Pitch 2828
n
Number of Pins MAXNOMMINMAXNOMMINDimen sion Li mits MILLIMETERSINCHES*Units
2
1
D
n
E1
c
eB
β
E
α
p
L
A2
B
B1
A
A1
Notes:
JEDEC Equivalent: MO-095
Drawing No. C04-070
* Controlling Parameter
Dimension D and E1 do not include mo ld flash or protrusion s. Mold flash or protrusions shall not excee d
.010 (0.254 mm ) per s ide.
§ Significant Characteristic
PIC16F7X
DS30325B-page 154 2002 Microchip Technology Inc.
28-Lead Plastic Small Outline (SO) Wide, 300 mil (SOIC)
Foot Angle Top φ048048
1512015120
β
Mold Draft Angle Bottom 1512015120
α
Mold Draft Angle Top 0.510.420.36.020.017.014BLead Width 0.330.280.23.013.011.009
c
Lead Thickness
1.270.840.41.050.033.016LFoot Length 0.740.500.25.029.020.010hChamfer Distance 18.0817.8717.65.712.704.695DOverall Length 7.597.497.32.299.295.288E1Molded Package Width 10.6710.3410.01.420.407.394EOverall Width 0.300.200.10.012.008.004A1Standoff §2.392.312.24.094.091.088A2Molded Package Thickness 2.642.502.36.104.099.093AOverall Height 1.27.050
p
Pitch 2828
n
Number of Pins MAXNOMMINMAXNOMMINDimensi on Lim its MILLIMETERSINCHES*Units
2
1
D
p
n
B
E
E1
L
c
β
45°
h
φ
A2
α
A
A1
* Controlling Parameter
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed
.010 (0.254mm) per side.
JEDEC Equivalent: MS-013
Drawing No. C04-052
§ Significant Characteristic
2002 Microchip Technology Inc. DS30325B-page 155
PIC16F7X
28-Lead Plasti c Shrink Small Outline (SS) 209 mil, 5.30 mm (SSOP)
* Controlling Parameter
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed
.010 (0.254mm) per side.
JEDEC Equivalent: MS-150
Drawing No. C04-073
10501050Mold Draft Angle Bottom 10501050
α
Mold Draft Angle Top 0.380.320.25.015.013.010BLead Width 203.20101.600.00840
φ
Foot Angle 0.250.180.10.010.007.004
c
Lead Thickness 0.940.750.56.037.030.022LFoot Length 10.3410.2010.06.407.402.396DOvera l l Length 5.385.255.11.212.207.201E1Molded Package Width 8.107.857.59.319.309.299EOverall Width 0.250.150.05.010.006.002A1Standoff §1.831.731.63.072.068.064A2Mo lded Package Thickness 1.981.851.73.078.073.068AOverall Height 0.65.026
p
Pitch 2828
n
Number of Pins MAXNOMMINMAXNOMMINDimen sion Li mits MILLIMETERS*INCHESUnits
2
1
D
p
n
B
E1
E
L
β
c
φ
α
A2
A1
A
β
§ Significant Characteristic
PIC16F7X
DS30325B-page 156 2002 Microchip Technology Inc.
28-Lead Plastic Micro Leadframe Package (MF) 6x6 mm Body (MLF)
Lead Width
*Con tro ll ing Pa ra me ter
Notes:
Mold Draft Angle Top
B
α
.009
12
.011 .014 0.23
12
0.28 0.35
D
Pitch
Number of Pins
Overall Width
Standoff
Molded Package Length
Overall Length
Molded Package Width
Molded Package Thickness
Overall Height
MAX
Units
Dimension Limits
A2
A1
E1
D
D1
E
n
p
A.026
.236 BSC
.000
.226 BSC
INCHES
.026 BSC
MIN 28
NOM MAX
0.65
.031
.002 0.00
6.00 BSC
5.75 BSC
MILLIMETERS*
.039
MIN 28
0.65 BSC
NOM
0.80
0.05
1.00
E
E1
n
1
2
D1
A
A2
EXPOSED
METAL
PADS
BOTTOM VIEW
.008 REF.Base Thickness A3 0.20 REF.
TOP VI EW
0.85.033
.0004 0.01
.236 BSC
.226 BSC 6.00 BSC
5.75 BSC
Q
L
Lead Length
Tie Bar Width L .020.024.0300.500.600.75
R .005.007.0100.130.170.23
T ie Bar Length Q.012 .016 .026 0.30 0.40 0.65
Chamfer CH .009.017.0240.240.420.60
R
p
A1
A3
α
CH x 45
B
D2
E2
E2
D2
Exposed Pa d Width
Exposed Pa d Len gth .140 .146 .152 3.55 3.70 3.85
.140 .146 .152 3.55 3.70 3.85
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010 (0.254mm) per side.
JEDEC equivalent: pending
Drawing No. C04-114
2002 Microchip Technology Inc. DS30325B-page 157
PIC16F7X
28-Lead Plastic Micro Leadframe Package (MF) 6x6 mm Body (MLF) (Continued)
Pad Width
*Controlling Parameter
Drawing No. C04-2114
B .009.011.0140.230.280.35
Pitch MAX
Units
Dimension Limits
p
INCHES
.026 BSC
MIN NOM MAX
MILLIMETERS*
MIN 0.65 BSC
NOM
Pad Length
Pad to Solder Mask L .020 .024 .030 0.50 0.60 0.75
M.005 .0060.13 0.15
L
p
M
M B
PACKAGE
EDGE
SOLDER
MASK
PIC16F7X
DS30325B-page 158 2002 Microchip Technology Inc.
40-Lead Plastic Dual In-line (P) 600 mil (PDIP)
1510515105
β
Mold Draft Angle Bottom 1510515105
α
Mold Draft Angle Top 17.2716.5115.75.680.650.620eBOverall Row Spacing §0.560.460.36.022.018.014BLow er Lea d Width 1.781.270.76.070.050.030B1Upp er Lea d Width 0.380.290.20.015.012.008
c
Lead Thic kness 3.433.303.05.135.130.120LTip to Seating Plane 52.4552.2651.942.0652.0582.045DOverall Length 14.2213.8413.46.560.545.530E1Molded Package Width 15.8815.2415.11.625.600.595EShoulder to Shoulder Width 0.38.015
A1
Base to Seating Plane 4.063.813.56.160.150.140A2Molded Package Thickness 4.834.454.06.190.175.160ATop to Seating Plane 2.54.100
p
Pitch 4040
n
Number of Pins MAXNOMMINMAXNOMMINDimension Limits MILLIMETERSINCHES*Units
A2
1
2
D
n
E1
c
β
eB
E
α
p
L
B
B1
A
A1
* Controlling Parameter
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed
.010 (0.254mm) per side.
JEDEC Equivalent: MO-011
Drawing No. C04-016
§ Significant Characteristic
2002 Microchip Technology Inc. DS30325B-page 159
PIC16F7X
44-Lead Plastic Thin Quad Flatpack (PT) 10x10x1 mm Body, 1.0/0.10 mm Lead Form (TQFP)
* Controlling Parameter
Notes:
Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed
.010 (0.254mm) per side.
JEDEC Equivalent: MS-026
Drawing No. C04-076
1.140.890.64.045.035.025CHPin 1 Corner Chamfer
1.00.039
(F)
Footprint (Reference)
(F)
A
A1 A2
α
E
E1
#leads=n1
p
B
D1 D
n
1
2
φ
c
βL
Units INCHES MILLIMETERS*
Dim ension Limi ts MIN NOM MAX MIN NOM MAX
Numb er of Pin s n44 44
Pitch p.031 0.80
Overall Height A .039 .043 .047 1.00 1.10 1.20
Molded Package Thickness A2 .037 .039 .041 0.95 1.00 1.05
Standoff §A1 .002 .004 .006 0.05 0.10 0.15
Foot Length L .018 .024 .030 0.45 0.60 0.75
Foot A ngle φ03.5 7 03.5 7
Overall Width E .463 .472 .482 11.75 12.00 12.25
Overall Length D .463 .472 .482 11.75 12.00 12.25
Molded Package Width E1 .390 .394 .398 9.90 10.00 10.10
Molded Package Length D1 .390 .394 .398 9.90 10.00 10.10
Pins per Side n1 11 11
Lead Thickness c.004 .006 .008 0.09 0.15 0.20
Lead Width B . 012 .015 .017 0.30 0.38 0.44
Mold Draft Angle Top α51015 51015
Mold Draft Angle Bottom β51015 51015
CH x 45°
§ Significant Characteristic
PIC16F7X
DS30325B-page 160 2002 Microchip Technology Inc.
44-Lead Plastic Leaded Chip Carrier (L) Square (PLCC)
CH2 x 45°CH1 x 45°
10501050
β
Mold Draft Angle Bottom 10501050
α
Mold Draft Angle Top 0.530.510.33.021.020.013B0.810.740.66.032.029.026B1Upper Lead Width 0.330.270.20.013.011.008
c
Lead Thickness
1111n1Pins per Side
16.0015.7514.99.630.620.590
D2
Footprint Length 16.0015.7514.99.630.620.590E2Footprint Width 16.6616.5916.51.656.653.650D1Molded Package Length 16.6616.5916.51.656.653.650E1Molded Package Width 17.6517.5317.40.695.690.685DOverall Length 17.6517.5317.40.695.690.685EOverall Width 0.250.130.00.010.005.000CH2Corner Chamfer (others) 1.271.141.02.050.045.040CH1Corner Chamfer 1 0.860.740.61.034.029.024
A3
Side 1 Chamfer Height 0.51.020A1Standoff §A2
Molded Package Thickness 4.574.394.19.180.173.165AOverall Height
1.27.050
p
Pitch 4444
n
Number of Pins MAXNOMMINMAXNOMMINDimension Limits MILLIMETERSINCHES*Units
β
A2
c
E2
2
D
D1
n
#leads=n1
E
E1
1
α
p
A3
A
35°
B1
B
D2
A1
.145 .153 .160 3.68 3.87 4.06
.028 .035 0.71 0.89
Lower Lead Width
* Controlling Parameter
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed
.010 (0.254mm) per side.
JEDEC Equivalent: MO-047
Drawing No. C04-048
§ Significant Characteristic
2002 Microchip Technology Inc. DS30325B-page 161
PIC16F7X
APPENDIX A: REVISION HISTORY APPENDIX B: DEVICE
DIFFERENCES
The differenc es between the dev ices in this dat a she et
are listed in Table B-1.
Version Date Revision Description
A 2000 This is a new data sheet. How-
ever, these device s are s imilar to
the PIC16C7X devices found in
the PIC16C7X Data Sheet
(DS30390) or the PIC16F87X
devices (DS30292).
B 2001 Fina l data sheet. Inclu des device
charac terization da ta. Additi on of
extended temperature devices.
Addition of 2 8-pi n M LF package.
Minor typographic revisions
throughout.
TABLE B-1: DEVICE DIFFERENCES
Difference PIC16F73 PIC16F74 PIC16F76 PIC16F77
FLASH Program Memory
(14-bit words ) 4K 4K 8K 8K
Data Memory (bytes) 192 192 368 368
I/O Ports 3 5 3 5
A/D 5 channels,
8 bit s 8 channels,
8 bits 5 channels,
8 bits 8 channels,
8 bits
Parallel Slave Port no yes no yes
Interrupt Sources 11121112
Packages 28-pin PDIP
28-pin SOIC
28-pin SSOP
28-pin MLF
40-pin PDIP
44-pin TQFP
44-pin PLCC
28-pin PDIP
28-pin SOIC
28-pin SSOP
28-pin MLF
40-p in PDIP
44-pin TQFP
44-pin PLCC
PIC16F7X
DS30325B-page 162 2002 Microchip Technology Inc.
APPENDIX C: CONVERSION
CONSIDERATIONS
Considerations for converting from previous versions
of de vices to the one s listed in this dat a sheet are liste d
in Table C-1.
TABLE C-1: CONVERSION CONSIDERATIONS
Characteristic PIC16C7X PIC16F87X PIC16F7X
Pins 28/40 28/40 28/40
Timers 3 3 3
Interrupts 11 or 12 13 or 14 11 or 12
Communication PSP, USART, SSP
(SPI, I2C Slave) PSP, USART, SSP
(SPI, I2C Master/Slave) PSP, USART, SSP
(SPI, I2C Slave)
Frequency 20 MHz 20 MHz 20 MHz
A/D 8-bit 10-bit 8-bit
CCP 2 2 2
Program Memory 4K, 8K EPROM 4K, 8K FLASH
(1,000 E/W cycles) 4K, 8K FLASH
(100 E/W cycles typical)
RAM 192, 368 bytes 192, 368 bytes 192, 368 bytes
EEPROM Data None 128, 256 bytes None
Other In-Circuit Debu gge r,
Low Voltage Program mi ng
2002 Microchip Technology Inc. DS30325B-page 163
PIC16F7X
INDEX
A
A/D A/D Conversion Status (GO/DONE Bit) .....................83
Acquisition Requirements ..........................................86
ADCON0 Register .....................................................83
ADCON1 Register .....................................................83
ADRES Register ........................................................83
Analog Port Pins ......................................8, 10, 12, 39
Analog-to-Digital Converter .......................................83
Associated Registers .................................................88
Configuring Analog Port Pins ....................................87
Configuring the Interrupt ............................................85
Configuring the Module .............................................85
Conversion Clock ......................................................87
Conversion Requirements .......................................139
Conversions ...............................................................87
Converter Characteristics ........................................138
Effects of a RESET ....................................................87
Faster Conversion - Lower Resolution
Trade-off ....................................................87
Internal Sampling Switch (Rss) Impedance ...............86
Operation During SLEEP ...........................................87
Source Impedance ....................................................86
Using the CCP Trigger ..............................................88
Absolute Maximum Ratings .............................................119
ACK Pulse .................................................................. 65, 66
ADCON0 Register .............................................................83
GO/DONE Bit ............................................................83
ADCON1 Register .............................................................83
ADRES Register ................................................................83
Analog Port Pins. See A/D
Application Notes
AN552 (Implementing Wake-up on Key Strokes
Using PIC16F7X) ......................................33
AN556 (Implementing a Table Read) ........................26
AN578 (Use of the SSP Module in the I2C
Multi-Master Environment) ........................59
AN607 (Power-up Trouble Shooting) ........................94
Assembler
MPASM Ass e mbler .................................................113
B
Banking, Data Memory ......................................................13
BF bit .................................................................................60
Block Diagrams
A/D .............................................................................85
Analog Input Model ....................................................86
Capture Mode Operation ...........................................55
Compare ....................................................................55
Crystal/Ceramic Resonator Operation (HS, XT
or LP Osc Configuration) ...........................91
External Clock Input Operation
(HS Osc Configuration) .............................91
Interrupt Logic ............................................................99
PIC16F73 and PIC16F76 ............................................6
PIC16F74 and PIC16F77 ............................................7
PORTA
RA3:RA0 and RA5 Port Pins .............................31
RA4/T0CKI Pin ..................................................31
PORTB
RB3:RB0 Port Pins ............................................33
RB7:RB4 Port Pins ............................................33
PORTC (Peripheral Output Override) ........................35
PORTD (In I/O Port Mode) ........................................ 36
PORTD and PORTE (Parallel Slave Port) ................ 40
PORTE (In I/O Port Mode) ........................................ 37
PWM Mo de ............................................................... 57
RC Oscillator Mode ................................................... 92
Recommended MCLR Circui t ................................... 94
Reset Circuit .............................................................. 93
SSP (I2C Mode) ........................................................ 65
SSP (SPI Mode) ........................................................ 62
Timer0/WDT Prescaler .............................................. 43
Timer1 ....................................................................... 48
Timer2 ....................................................................... 51
Typical In-Circuit Serial Programming
Connection .............................................. 103
USART
Receive ............................................................. 75
USART Transmi t ....................................................... 73
Watchdog Timer (WDT) .......................................... 101
BOR. See Brown-out Reset
BRGH bit ........................................................................... 71
Brown-out Reset (BOR) ..........................89, 93, 94, 95, 96
C
Capture/Compare/PWM (CCP)
Associated Registers ..........................................56, 58
Capture Mode ........................................................... 55
Prescaler ........................................................... 55
CCP Pin Configuration ........................................55, 56
CCP1
RC2/CCP1 Pin ..............................................9, 11
CCP2
RC1/T1OSI/CCP2 Pin ...................................9, 11
Compare Mode ......................................................... 55
Software Interrupt Mode .................................... 56
Special Trigger Output ...................................... 56
Timer1 Mode Selection ..................................... 56
Example PWM Frequencies and Resolutions ........... 58
Interaction of Two CCP Modules .............................. 53
PWM Duty Cycle ....................................................... 57
PWM Mo de ............................................................... 57
PWM Period .............................................................. 57
Setup for PWM Operation ......................................... 58
Special Event Trigger and A/D Conversions ............. 56
Timer Resources ....................................................... 53
CCP1 Module .................................................................... 53
CCP2 Module .................................................................... 53
CCPR1H Register ............................................................. 53
CCPR1L Register .............................................................. 53
CCPxM<3:0> bits .............................................................. 54
CCPxX and CCPxY bits .................................................... 54
CKE bit .............................................................................. 60
CKP bit .............................................................................. 61
Code Examples
Call of a Subroutine in Page 1 from Page 0 .............. 26
Changing Between Capture Prescalers .................... 55
Changing Prescaler Assignment to Timer0 ............... 45
Changing Prescaler Assignment to WDT .................. 45
FLASH Program Read .............................................. 30
Indirect Addressing ................................................... 27
Initializing PORTA ..................................................... 31
Reading a 16-bit Free-Running Timer ....................... 49
Saving STATUS, W, and PCLATH Registers
in RAM .................................................... 100
Writing a 16-bit Free-Running Timer ......................... 49
PIC16F7X
DS30325B-page 164 2002 Microchip Technology Inc.
Code Protection ........................................................ 89, 103
Computed GOTO ...............................................................26
Configuration Bits ..............................................................89
Continuous Receive Enable (CREN Bit) ............................70
Conversion Considerations ..............................................162
D
D/A bit ................................................................................60
Data Memory .....................................................................13
Ban k Se lect (RP1: RP0 bits) .......................................13
General Purpose Registers .......................................13
Register File Map, PIC16F74/73 ...............................15
Register File Map, PIC16F77/76 ...............................14
Special Function Registers ........................................16
Data/Ad d r e ss b i t ( D / A ) .......................................................60
DC and AC Characteristics
Graphs and Tables ..................................................141
DC Characteristics ...........................................................121
Development Support ......................................................113
Device Differences ...........................................................161
Device Overview ..................................................................5
Features .......................................................................5
Direct Addressing ..............................................................27
E
Electrical Characteristics .................................................119
Errata ...................................................................................4
External Clock Input (RA4/T0CKI). See Timer0
External Interrupt Input (RB0/INT). See Interrupt Sources
F
Firmware Instructions ......................................................105
FSR Register .....................................................................27
I
I/O Por ts .............................................................................31
I2C Mode
Addressing .................................................................66
Associated Registers .................................................68
Master Mode ..............................................................68
Mode Selection ..........................................................65
Multi-Master Mode .....................................................68
Operation ...................................................................65
Reception ...................................................................66
Slave Mode
SCL and SDA pins .............................................65
Transmission .............................................................67
ICEPIC In - Circuit Emulato r ..............................................114
ID Locations .....................................................................103
In-Circuit Serial Programming (ICSP) ..............................103
INDF Register ....................................................................27
Indirect Addressing ............................................................27
FSR Register .............................................................13
Instruction Format ............................................................105
Instruction Set ..................................................................105
ADDLW ....................................................................107
ADDWF ....................................................................107
ANDLW ....................................................................107
ANDWF ....................................................................107
BCF ..........................................................................107
BSF ..........................................................................107
BTFSC .....................................................................107
BTFSS .....................................................................107
CALL ........................................................................108
CLRF .......................................................................108
CLRW ......................................................................108
CLRWDT ................................................................. 108
COMF ...................................................................... 108
DECF ....................................................................... 108
DECFSZ .................................................................. 109
GOTO ...................................................................... 109
INCF ........................................................................ 109
INCFSZ ................................................................... 109
IORLW ..................................................................... 109
IORWF .................................................................... 109
MOVF ...................................................................... 110
MOVLW ................................................................... 110
MOVWF ................................................................... 110
NOP ......................................................................... 110
RETFIE .................................................................... 110
RETLW .................................................................... 110
RETURN ................................................................. 111
RLF .......................................................................... 111
RRF ......................................................................... 111
SLEEP ..................................................................... 111
SUBLW .................................................................... 111
SUBWF ................................................................... 111
SWAPF .................................................................... 112
XORLW ................................................................... 112
XORWF ................................................................... 112
Summary Table ....................................................... 106
INT In t e rr up t (RB0/INT) . See Interrupt Sources
INTCON Register .............................................................. 21
GIE bi t ....................................................................... 21
INTE bit ..................................................................... 21
INTF bit ...................................................................... 21
RBIF bit ...............................................................21, 33
TMR0IE bit ................................................................ 21
Inter-Integrated Circuit (I2C). See I2C Mode
Interrupt Sources .........................................................89, 99
Interrupt-on-Change (RB7:RB4) ................................ 33
RB0/INT Pin, External ..................................9, 11, 100
TMR0 Overflow ....................................................... 100
USART Receive/Transmit Complete ......................... 69
Interrupts
Synchronous Serial Port Interrupt ............................. 23
Interrupts, Context Saving During ................................... 100
Interrupts, Enable bits
Global Interrupt Enable (GIE bit) .........................21, 99
Interrupt-on-Change (RB7: RB4) Enable (RBIE bit) . 100
RB0/INT Enable (INTE bit) ........................................ 21
TMR0 Overflow Enable (TMR0IE bit) ........................ 21
Interrupts, Flag bits
Interrupt-on Change (RB7:RB4) Flag
(RBIF bit) ................................................... 21
Interrupt-on-Change (RB7:RB4) Flag
(RBIF bit) ....................................21, 33, 100
RB0/INT Flag (INTF bit) ............................................ 21
TMR0 Overflow Flag (TMR0IF bit) .......................... 100
K
KEELOQ Evaluation and Programming Tools ................... 116
L
Load Conditions .............................................................. 125
Loading of PC .................................................................... 26
2002 Microchip Technology Inc. DS30325B-page 165
PIC16F7X
M
Master Clear (MCLR) .................................................... 8, 10
MCLR Reset, Normal Operation ...................93, 95, 96
MCLR Reset, SLEEP ...................................93, 95, 96
Operation and ESD Protection ..................................94
MCLR/VPP Pin .....................................................................8
MCLR/VPP Pin ...................................................................10
Memory Organization ........................................................13
Data Memory .............................................................13
Program Mem ory .......................................................13
Program Memo ry and Stack Maps ............................13
MPLAB C17 and MPLAB C18 C Compilers ....................113
MPLAB ICD In-Circuit Debugger .....................................115
MPLAB ICE High Performance Universal In-Circuit
Emulator with MPLAB IDE .......................................114
MPLAB Integrated Development
Environment Software .............................................113
MPLINK Object Linker/MPLIB Object Librarian ...............114
O
OPCODE Field Descriptions ............................................105
OPTION_REG Register .....................................................20
INTEDG bit ................................................................20
PS2:PS0 bits .............................................................20
PSA bit .......................................................................20
RBPU bit ....................................................................20
T0C S b it .....................................................................20
T0SE bit .....................................................................20
OSC1/CLKI Pin ............................................................. 8, 10
OSC2/CLKO Pin ........................................................... 8, 10
Oscillator Configuration .....................................................89
Oscillator Configurations ....................................................91
Crystal Oscillator/Ceramic Resonators ......................91
HS ....................................................................... 91, 95
LP ....................................................................... 91, 95
RC ................................................................91, 92, 95
XT ....................................................................... 91, 95
Oscillator, WDT ................................................................101
P
P (STOP) bit ......................................................................60
Packaging ........................................................................151
Paging, Program Memory ..................................................26
Parallel Slave Port
Associated Registers .................................................41
Parallel Slave Port (PSP) ............................................ 36, 40
RE0/RD/AN5 Pin ................................................ 12, 39
RE1/WR/AN6 Pi n ............................................... 12, 39
RE2/CS/AN7 Pin ................................................ 12, 39
Sel ect (PSPMO DE bit) ....................................... 36, 37
PCFG0 bit ..........................................................................84
PCFG1 bit ..........................................................................84
PCFG2 bit ..........................................................................84
PCL Register .....................................................................26
PCLATH Register ..............................................................26
PCON Register ........................................................... 25, 95
POR Bit ......................................................................25
PICDEM 1 Low Cost PICmicro
Demonstration Board ...............................................115
PICDEM 17 Demonstration Board ...................................116
PICDEM 2 Low Cost PIC16CXX
Demonstration Board ...............................................115
PICDEM 3 Low Cost PIC16CXXX
Demonstration Board ...............................................116
PICSTA R T Plus En try Level
Development Programmer ...................................... 115
PIE1 Register .................................................................... 22
PIE2 Register .................................................................... 24
Pinout Descriptions
PIC16F73/PIC16F76 ...............................................89
PIC16F74/PIC16F77 ...........................................1012
PIR1 Register .................................................................... 23
PIR2 Register .................................................................... 24
PMADR Register ............................................................... 29
PMADRH Register ............................................................ 29
POP ................................................................................... 26
POR. See Power-on Reset
PORTA ..........................................................................8, 10
Analog Port Pins ...................................................8, 10
Associated Registers ................................................ 32
PORTA Register ....................................................... 31
RA4/T0CKI Pin ......................................................8, 10
RA5/SS/AN4 Pi n ...................................................8, 10
TRISA Register ......................................................... 31
PORTA Register ................................................................ 31
PORTB ..........................................................................9, 11
Associated Registers ................................................ 34
PORTB Register ....................................................... 33
Pull-up Enable (RBPU bit) ......................................... 20
RB0/INT Edge Select (INTEDG bit) .......................... 20
RB0/INT Pin, External ..................................9, 11, 100
RB7:RB4 Interrupt-on-Change ................................ 100
RB7:RB4 Interrupt-on-Change Enable
(RBIE bit) ................................................ 100
RB7:RB4 Interrupt-on-Change Flag
(RBIF bit) ....................................21, 33, 100
TRISB Register ......................................................... 33
PORTB Register ................................................................ 33
PORTC ..........................................................................9, 11
Associated Registers ................................................ 35
PORTC Register ....................................................... 35
RC0/T1OSO/T1CKI Pin ........................................9, 11
RC1/T1OSI/CCP2 Pin ...........................................9, 11
RC2/CCP1 Pin ......................................................9, 11
RC3/SCK/SCL Pin ................................................9, 11
RC4/SDI/SDA Pin .................................................9, 11
RC5/SDO Pin ........................................................9, 11
RC6/TX/CK Pin ..............................................9, 11, 70
RC7/RX/DT Pin ....................................... 9, 11, 70, 71
TRISC Register ......................................................... 35
PORTC Register ............................................................... 35
PORTD .............................................................................. 12
Associated Registers ................................................ 36
Parallel Slave Port (PSP) Function ........................... 36
PORTD Register ....................................................... 36
TRISD Register ......................................................... 36
PORTD Register ............................................................... 36
PORTE .............................................................................. 12
Analog Port Pins .................................................12, 39
Associated Registers ................................................ 39
Input Buffer Full Status (IBF bit) ................................ 38
Input Buffer Overflow (IBOV bit) ................................ 38
PORTE Register ....................................................... 37
PSP Mode Select (PSPM OD E bit) ......................36, 37
RE0/RD/AN5 Pin .................................................12, 39
RE1/WR/AN6 Pin ................................................12, 39
RE2/CS/AN7 Pin .................................................12, 39
TRISE Register ......................................................... 37
PIC16F7X
DS30325B-page 166 2002 Microchip Technology Inc.
PORTE Register ................................................................37
Postscaler, WDT
Assignment (PSA bit) .................................................20
Rate Select (PS 2 :PS0 bi ts) ........................................20
Power-down Mode. See SLEEP
Power-on Reset (POR) ..................................89, 93, 95, 96
Oscillator Start-up Timer (OST) .......................... 89, 94
POR Status (PO R bit) ................................................25
Power Control (PCON) Register ................................95
Power-down (PD bit) ..................................................93
Pow e r-up Ti mer (PWR T ) .................................... 89, 94
Time-out (TO bit) ................................................ 19, 93
PR2 Register .....................................................................51
Prescaler, Timer0
Assignment (PSA bit) .................................................20
Rate Select (PS 2 :PS0 bi ts) ........................................20
PRO MATE II Universal Device Programmer ..................115
Program Counter
RESET Conditions .....................................................95
Program Memory ...............................................................29
Associated Registers .................................................30
Interrupt Vector ..........................................................13
Memory and Stack Maps ...........................................13
Operation During Code Protect .................................30
Organization ..............................................................13
Paging ........................................................................26
PMADR Register .......................................................29
PMADRH Register .....................................................29
Reading FLASH .........................................................30
Reading, PMADR Register ........................................29
Reading, PMADRH Register .....................................29
Reading, PMCON1 Register ......................................29
Reading, PMDATA Register ......................................29
Reading, PMDATH Register ......................................29
RESE T Vector ...........................................................13
Program Verification ........................................................103
Programming Pin (VPP) ................................................ 8, 10
Programming, Device Instructions ...................................105
PUSH .................................................................................26
R
R/W bit ..................................................................60, 66, 67
RA0/AN0 Pin ................................................................. 8, 10
RA1/AN1 Pin ................................................................. 8, 10
RA2/AN2 Pin ................................................................. 8, 10
RA3/AN3/VREF Pin ....................................................... 8, 10
RA4/T0CKI Pin ............................................................. 8, 10
RA5/SS/AN4 Pin ........................................................... 8, 10
RAM. See Data Memory
RB0/INT Pin .................................................................. 9, 11
RB1 Pin ......................................................................... 9, 11
RB2 Pin ......................................................................... 9, 11
RB3/PGM Pin ............................................................... 9, 11
RB4 Pin ......................................................................... 9, 11
RB5 Pin ......................................................................... 9, 11
RB6/PGC Pin ................................................................ 9, 11
RB7/PGD Pin ................................................................ 9, 11
RC0/T1OSO/T1CKI Pin ................................................ 9, 11
RC1/T1OSI/CCP2 Pin .................................................. 9, 11
RC2/CCP1 Pin .............................................................. 9, 11
RC3/SCK/SCL Pin ........................................................ 9, 11
RC4/SDI/SDA Pin ......................................................... 9, 11
RC5/SDO Pin ................................................................ 9, 11
RC6/TX/CK Pin ............................................................. 9, 11
RC7/RX/DT Pin ............................................................. 9, 11
RCSTA Register
CREN bit ................................................................... 70
OERR bit ................................................................... 70
SPEN bit .................................................................... 69
SREN bit .................................................................... 70
RD0/PSP0 Pin ................................................................... 12
RD1/PSP1 Pin ................................................................... 12
RD2/PSP2 Pin ................................................................... 12
RD3/PSP3 Pin ................................................................... 12
RD4/PSP4 Pin ................................................................... 12
RD5/PSP5 Pin ................................................................... 12
RD6/PSP6 Pin ................................................................... 12
RD7/PSP7 Pin ................................................................... 12
RE0/RD/AN5 Pin ............................................................... 12
RE1/WR/AN6 Pin .............................................................. 12
RE2/CS/AN7 Pin ............................................................... 12
Read-Modify-Write Operations ........................................ 105
Receive Over flo w In d icator bit (SS POV) ........................... 61
Register File ...................................................................... 13
Registers
ADCON0 (A/D Control 0) .......................................... 83
ADCON0 (A/D Control 0) Register ............................ 83
ADCON1 (A/D Control 1) .......................................... 83
ADCON1 (A/D Control 1) Register ............................ 84
ADRES (A/D Result ) ................................................. 83
CCP1CON/CCP2CON (CCP Control) Registers ...... 54
Configuration Word Register ..................................... 90
Initialization Conditions (table) ............................9697
INTCON (Interrupt Control) ....................................... 21
INTCON (Interrupt Control) Register ......................... 21
OPTION_REG ........................................................... 20
OPTION_R EG Register ......................................20, 44
PCON (Power Control) .............................................. 25
PCON (Power Control) Register ............................... 25
PIE1 (Peripheral Interrupt Enable 1) ......................... 22
PIE1 (Peripheral Interrupt Enable 1) Register ........... 22
PIE2 (Peripheral Interrupt Enable 2) ......................... 24
PIE2 (Peripheral Interrupt Enable 2) Register ........... 24
PIR1 (Peripheral Interrupt Request 1) ....................... 23
PIR1 (Peripheral Interrupt Request 1) Register ........ 23
PIR2 (Peripheral Interrupt Request 2) ....................... 24
PIR2 (Peripheral Interrupt Request 2) Register ........ 24
PMCON1 (Program Mem ory Contr ol 1)
Register ..................................................... 29
RCSTA (Receive Status and Control) Register ......... 70
Special Function, Summary ................................1618
SSPCON (Sy nc Serial Port Control) Register ........... 61
SSPSTAT (Sync Serial Port Status) Register ........... 60
STATUS Register ...................................................... 19
T1CON (Timer 1 Control) Register ............................ 47
T2CON (Timer2 Control) Register ............................. 52
TRISE Register ......................................................... 38
TXSTA (Transmit Status and Control) Register ........ 69
RESET ........................................................................89, 93
Brown-out Reset (BOR). See Brown-out Reset (BOR)
MCLR Reset. See MCLR
Power-on Reset (POR). See Power-on Reset (POR)
RESET Conditions for All Registers .......................... 96
RESET Conditions for PCON Register ..................... 95
RESET Conditions for Program Counter ................... 95
RESET Conditions for STATUS Register .................. 95
RESET
WDT Reset. See Watchdog Timer (WDT)
Revision History .............................................................. 161
2002 Microchip Technology Inc. DS30325B-page 167
PIC16F7X
S
S (START) bit ....................................................................60
SCI. See USART
SCL ....................................................................................65
Serial Communication Interface. See USART
SLEEP ................................................................89, 93, 102
SMP bit ..............................................................................60
Softwa re Simu lator (MP LAB SIM ) ...................................114
Special Features of the CPU .............................................89
Special Function Registers ...................................16, 1618
Speed, Operating .................................................................1
SPI Mode ...........................................................................59
Associated Registers .................................................64
Serial Clock (SCK pin) ...............................................59
Serial Data In (SDI pin) ..............................................59
Serial Data Out (SDO pin) .........................................59
Slave Select ...............................................................59
SSP Overview
RA5/SS/AN4 Pin ................................................... 8, 10
RC3/SCK/SCL Pin ................................................ 9, 11
RC4/SDI/SDA Pin ................................................. 9, 11
RC5/SDO Pin ....................................................... 9, 11
SSP I2C Operation .............................................................65
Slave Mode ................................................................65
SSPEN bit ..........................................................................61
SSPIF bit ............................................................................23
SSPM< 3:0> bits .................................................................61
SSPOV bit ..........................................................................61
Stack ..................................................................................26
Overflows ...................................................................26
Underflow ..................................................................26
STATUS Register
DC Bit ........................................................................19
IRP Bit .......................................................................19
PD Bit ........................................................................93
TO Bit ................................................................. 19, 93
Z Bit ...........................................................................19
Synchronous Serial Port Enable bit (SSPEN) ...................61
Synchronous Serial Port Interrupt bit (SSPIF) ...................23
Synchronous Serial Port Mode Select bits
(SSPM<3:0>) .............................................................61
Synchronous Serial Port. See SSP
T
T1CKPS0 bit ......................................................................47
T1CKPS1 bit ......................................................................47
T1OSCEN bit .....................................................................47
T1SYNC bit ........................................................................47
T2CKPS0 bit ......................................................................52
T2CKPS1 bit ......................................................................52
TAD .....................................................................................87
Time-out Sequence ...........................................................94
Timer0 ................................................................................43
Associated Registers .................................................45
Clock Source Edge Select (T0SE bit) ........................20
Clock Source Select (T0CS bit) .................................20
External Clock ...........................................................44
Interrupt .....................................................................43
Overflow Enable (TMR0IE bit) ...................................21
Overflow Flag (TMR0IF bit) .....................................100
Overflow Interru p t ....................................................100
Prescaler ...................................................................45
RA4/T0CKI Pin, External Clock ............................ 8, 10
T0CKI ........................................................................44
Timer1 ............................................................................... 47
Associated Registers ................................................ 50
Asynchronous Counter Mode .................................... 49
Capacitor Selection ................................................... 50
Counter Operation ..................................................... 48
Operation in Timer Mode .......................................... 48
Oscillator ................................................................... 50
Prescaler ................................................................... 50
RC0/T1OSO/T1CKI Pin ........................................9, 11
RC1/T1OSI/CCP2 Pin ...........................................9, 11
Resetting of Timer1 Registers ................................... 50
Resetting Timer1 using a CCP Trigger Output ......... 50
Synchronized Counter Mode ..................................... 48
TMR1H Register ....................................................... 49
TMR1L Register ........................................................ 49
Timer2 ............................................................................... 51
Associated Registers ................................................ 52
Output ....................................................................... 51
Postscaler ................................................................. 51
Prescaler ................................................................... 51
Prescaler and Postscaler .......................................... 51
Timing Diagrams
A/D Conversion ....................................................... 139
Brown-out Reset ..................................................... 128
Capture/Compare/PWM (CCP1 and CCP2) ........... 130
CLKOUT and I/O ..................................................... 127
External Clock ......................................................... 126
I2C Bus Data ........................................................... 135
I2C Bus START/ STOP bits ...................................... 134
I2C Reception (7-bit Address) ................................... 67
I2C Transmission (7-bit Address) .............................. 67
Parallel Slave Port ................................................... 131
Parallel Slave Port Read Waveform s ........................ 41
Parallel Slave Port Write Waveforms ........................ 41
Power-up Timer ....................................................... 128
PWM Output .............................................................. 57
RESET .................................................................... 128
Slow Rise Time (MCLR Tied to VDD Through
RC Network) ............................................. 98
SPI Master Mode (CKE = 0, SMP = 0) .................... 132
SPI Master Mode (CKE = 1, SMP = 1) .................... 132
SPI Mode (Master Mode) .......................................... 63
SPI Mode (Slave Mode with CKE = 0) ...................... 63
SPI Mode (Slave Mode with CKE = 1) ...................... 63
SPI Slave Mode (CKE = 0) ...................................... 133
SPI Slave Mode (CKE = 1) ...................................... 133
Start-up Timer ......................................................... 128
Time-out Sequence on Power-up (MCLR Not
Tied to VDD)
Case 1 ............................................................... 98
Case 2 ............................................................... 98
Time-out Sequence on Power-up (MCLR Tied to Vdd
Through RC Network) ............................... 97
Timer0 ..................................................................... 129
Timer1 ..................................................................... 129
USART Asynchronous Master Transmission ............ 74
USART Asynchronous Master Transmission
(Back to Back) ........................................... 74
USART Asynchronous Reception ............................. 76
USART Synchronous Receive (Master/Slave) ........ 137
USART Synchronous Reception
(Master Mode, SREN) ............................... 79
USART Synchronous Transmission .......................... 78
USART Synchronous Transmission
(Master/Slave) ......................................... 137
PIC16F7X
DS30325B-page 168 2002 Microchip Technology Inc.
USART Synchronous Transmission
(Through TXEN) ........................................78
Wake-up from SLEEP via Interrupt ..........................103
Watchdog Timer ......................................................128
Timing Parameter Symbology .........................................125
Timing Requirements
Capture/Compare/PWM (CCP1 and CCP2) ............130
CLKOUT and I/O .....................................................127
External Clock ..........................................................126
I2C Bus Data ............................................................136
I2C Bus START/STOP Bits .....................................135
Parallel Slave Port ...................................................131
RESET, Watchdog Timer, Oscillator
Start-up Timer, Power-up Timer
and Brown-out Reset ...............................128
SPI Mode .................................................................134
Timer0 and Timer1 External Clock ..........................129
USART Synchronous Receive .................................137
USART Synchronous Transmission ........................137
TMR1CS bit .......................................................................47
TMR1ON bit .......................................................................47
TMR2ON bit .......................................................................52
TOUTPS < 3 :0> bi ts ............................................................52
TRISA Register ..................................................................31
TRISB Register ..................................................................33
TRISC Register ..................................................................35
TRISD Register ..................................................................36
TRISE Register ..................................................................37
IBF Bit ........................................................................38
IBOV Bit .....................................................................38
PSPMODE bit ..................................................... 36, 37
TXSTA Register
SYNC bit ....................................................................69
TRMT bit ....................................................................69
TX9 bit .......................................................................69
TX9D bit .....................................................................69
TXEN b it ....................................................................69
U
UA ......................................................................................60
Universal Synchronous Async h ronous
Receiver Transmitter. See USART
Update Address bit, UA .....................................................60
USART ...............................................................................69
Asynchronous Mode ..................................................73
Asynchronous Receiver .............................................75
Asynchronous Reception ...........................................76
Associated Registers .........................................76
Asynchronous Transmission
Associated Registers .........................................74
Asynchronous Transmitter .........................................73
Baud Rate Generator (BRG) ..................................... 71
Baud Rate Formula ........................................... 71
Baud Rates, Asynchronous Mode
(BRGH = 0) ....................................... 72
Baud Rates, Asynchronous Mode
(BRGH = 1) ....................................... 72
Sampling ........................................................... 71
Mode Selec t (SY NC Bi t) ............................................ 69
Overrun Error (OERR Bit ) ......................................... 70
RC6/TX/CK Pin .....................................................9, 11
RC7/RX/DT Pin .....................................................9, 11
Serial Port Enable (SPEN Bit) ................................... 69
Single Receive Enable (SREN Bit) ............................ 70
Synchronous Master Mode ....................................... 77
Synchronous Master Reception ................................ 79
Associated Registers ........................................ 80
Synchronous Master Transmission ........................... 77
Associated Registers ........................................ 78
Synchronous Slave Mode ......................................... 80
Synchronous Slave Reception .................................. 81
Associated Registers ........................................ 81
Synchronous Slave Transmission ............................. 80
Associated Registers ........................................ 81
Transmit Data, 9th Bit (TX9D) ................................... 69
Transmit Enable (TXEN bit) ...................................... 69
Transmit Enable, Nine-bit (TX9 bit) ........................... 69
Transmit Shift Register Status (TRMT bit) ................ 69
W
Wake-up from SLEEP ...............................................89, 102
Interrupts .............................................................95, 96
MCLR Reset .............................................................. 96
WDT Reset ................................................................ 96
Wake-up Using Interrupts ................................................ 102
Watchdog Timer (WDT) ............................................89, 101
Associated Registers ............................................... 101
Enable (WDTE Bit) .................................................. 101
Postscaler. See Postscaler, WDT
Programming Considerations .................................. 101
RC Oscillator ........................................................... 101
Time-out Period ....................................................... 101
WDT Reset, Normal Operation ....................93, 95, 96
WDT Reset, SLEEP .....................................93, 95, 96
WCOL bit ........................................................................... 61
Write Collision Detect bit (WCOL) ..................................... 61
WWW, On-Line Support ...................................................... 4
2002 Microchip Technology Inc. DS30325B-page 169
PIC16F7X
ON-LINE SUPPORT
Microchip provides on-line support on the Microchip
World Wide Web (WWW) site.
The web site is used b y Micr ochip as a me ans to mak e
files and information easily available to customers. To
view t he site, the user must have acce ss to the In ternet
and a web browser, such as Netscape or Microsoft
Explorer. Files are also available for FTP download
from our FTP site.
Connecting to the Microchip Internet Web Site
The Microchip web site is available by using your
fa vo rite Internet browser to attach to:
www.microchip.com
The file transfer site is available by using an FTP ser-
vice to connect to:
ftp://ftp.microchip.com
The web site and file transfer site provide a variety of
services. Users may download files for the latest
Development Tools, Data Sheets, Application Notes,
Users Guides, Articles and Sample Programs. A vari-
ety of Microchip specific business information is also
available, including listings of Microchip sales offices,
distributors and factory representatives. Other data
available for consideration is:
Latest Microchip Press Releases
Technical Support Section with Frequently Asked
Questions
Design Tips
Device Errata
Job Postin gs
Microchi p Cons ultant Program Member Listing
Links to other useful web sites related to
Microchip Products
Confere nces for prod ucts, Dev elopment Systems,
technical information and more
Listing of seminars and events
Systems Information and Upgrade Hot Line
The Systems Information and Upgrade Line provides
system users a listing of the latest versions of all of
Microchip's development systems software products.
Plus, this line provides information on how customers
can receive any currently available upgrade kits.The
Hot Line Numbers are:
1-800-755-2345 for U.S. and most of Canada, and
1-480-792-7302 for the rest of the world.
013001
PIC16F7X
DS30325B-page 170 2002 Microchip Technology Inc.
READER RESPONSE
It is ou r intentio n to pro vi de you with the bes t do cu me ntation po ss ib le to ens ure suc c es sful use of your Mic roc hip pro d-
uct. If y ou w ish to p rov ide y our co mmen ts on org aniza tion, c larity, subje ct ma tter, and ways i n wh ich o ur docum enta tio n
can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.
Please list the following information, and use this outline to provide us with your comments about this Data Sheet.
1. What are the best featu res of this document?
2. How does this document meet your hardware and software development needs?
3. Do you find the organization of this data sheet easy to follow? If not, why?
4. What additions to the data sheet do you think would enhance the structure and subject?
5. What deletions from the data sheet could be made without affecting the overall usefulness?
6. Is there any incorrect or misleading information (what and where)?
7. How would you improve this document?
8. How would you improve our software, systems, and silicon products?
To: Technical Publications Manager
RE: Reader Response Total Pages Sent
From: Name
Company
Address
City / State / ZIP / Country
Telephone: (_______) _________ - _________
Application (optional):
Would you like a reply? Y N
Device: Li tera ture Num ber:
Questions:
FAX: (______) _________ - _________
DS30325B
PIC16F7X
2002 Microchip Technology Inc. DS30325B-page 171
PIC16F7X
PIC16F7X PRODUCT IDENTIFICATION SYSTEM
To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.
Sales and Support
PART NO. X/XX XXX
PatternPackageTemperature
Range
Device
Device PIC16F7X(1), PIC16F7XT (1); VDD range 4.0 V to 5.5V
PIC16LF7X(1), PIC16LF7XT(1); VDD range 2.0V to 5.5V
Temper atu re R ang e I = -40°C to +85°C (Industrial)
E=-40
°C to +125°C (Extended)
Package ML = MLF (Micro Lead Fra me)
PT = TQFP (Thin Quad Flatpack)
SO = SOIC
SP = Skinny Plastic DIP
P=PDIP
L=PLCC
SS = SSOP
Pattern QTP, SQTP, Code or Special Requirements
(blank oth erwis e )
Examples:
a) PIC16F77-I/P 301 = Industrial temp., PDIP
package, normal VDD limits, QTP pattern #301.
b) PIC16LF76-I/SO = Industria l temp., SOIC
package, Extended VDD limits.
c) PIC16F74 -E/P = Ext ended temp., PDIP
packag e, norma l VDD limits.
Note 1: F = CMOS FLASH
LF = Low Power CMOS FLASH
2: T = in tape and reel - SOIC, PLCC,
SSOP, TQFP packages only.
Data Sheets
Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recom-
mended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following:
1. Your local Microchip sales office
2. The Microchip Corporate Literature Center U.S. FAX: (480) 792-7277
3. The Microchip Worldwide Site (www.microchip.com)
Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using.
New Customer Notification System
Register on our web site (www.microchip. com /cn) to receive the most current information on our products.
DS30325B-page 172 2002 Microchip Technology Inc.
M
AMERICAS
Corporate Office
2355 West Chandler Blvd.
Chandler, AZ 85224-6199
Tel: 480-792-7200 Fax: 480-792-7277
Technical Support: 480-792-7627
Web Address: http://ww w.microchip .com
Rocky Mountain
2355 West Chandler Blvd.
Chandler, AZ 85224-6199
Tel: 480-792-7966 Fax: 480-792-7456
Atlanta
500 Sugar Mill Road, Suite 200B
Atlanta, GA 30350
Tel : 770 -6 40- 003 4 Fax: 770- 640 -0307
Boston
2 Lan Drive, Suite 120
Westford, MA 01886
Tel : 978 -6 92- 384 8 Fax: 978- 692 -3821
Chicago
333 Pierce Road, Suite 180
Itasca, IL 60143
Tel: 630-285-0071 Fax: 630-285-0075
Dallas
4570 Westgrove Drive, Suite 160
Addison, TX 7500 1
Tel : 972 -8 18- 742 3 Fax: 972- 818 -2924
Detroit
Tri-Atria Office Building
32255 Northwestern Highway, Suite 190
Farmington Hills, MI 48334
Tel: 248-538-2250 Fax: 248-538-2260
Kokomo
2767 S. Albright Road
Kokomo, Indiana 46902
Tel: 765-864-8360 Fax: 765-864-8387
Los A n ge les
18201 Von Karman, Suite 1090
Irvine, CA 92612
Tel : 949 -2 63- 188 8 Fax: 949- 263 -1338
New York
150 Motor Parkway, Suite 202
Hauppauge, NY 11788
Tel : 631 -2 73- 530 5 Fax: 631- 273 -5335
San Jose
Microchip Technology Inc.
2107 North First Street, Suite 590
San Jose, CA 95131
Tel : 408 -4 36- 795 0 Fax: 408- 436 -7955
Toronto
6285 Northam Drive, Suite 108
Mississ aug a, Ontario L4V 1X5, C ana da
Tel: 905-673-0699 Fax: 905-673-6509
ASIA/PACIFIC
Australia
Microchip Technology Australia Pty Ltd
Suite 22, 41 Rawson Street
Epping 212 1, NSW
Australia
Tel: 61-2-9868-6733 Fax: 61-2-9868-6755
China - Beijin g
Microchip Technology Consulting (Shanghai)
Co., Ltd., Beijing Liaison Office
Unit 915
Bei Hai Wa n Tai Bldg.
No. 6 Chaoyangmen Beidajie
Beijing, 100027, No. China
Tel: 86-10-85282100 Fax: 86-10-85282104
China - Chengdu
Microchip Technology Consulting (Shanghai)
Co., Ltd., Chengdu Liaison Office
Rm. 2401, 24th Floor,
Ming Xing Financial Tower
No. 88 TIDU Street
Cheng du 610 016 , Chi na
Tel: 86-28-6766200 Fax: 86-28-6766599
China - Fuzhou
Microchip Technology Consulting (Shanghai)
Co., Lt d., Fuzh ou Liaison Office
Unit 28F, World Trade Plaza
No. 71 Wusi Road
Fuzhou 350001, China
Tel: 86-591-7503506 Fax: 86-591-7503521
China - Shanghai
Microchip Technology Consulting (Shanghai)
Co., Ltd.
Room 701, Bldg. B
Far East International Plaza
No. 317 Xian Xia Road
Shanghai, 200051
Tel: 86-21-6275-5700 Fax: 86-21-6275-5060
China - Shenzhen
Microchip Technology Consulting (Shanghai)
Co., Ltd., Shenzhen Liaison Office
Rm. 1315, 13/F, Shenzhen Kerry Centre,
Renminnan Lu
Shenzhen 518001, China
Tel: 86-755-2350361 Fax: 86-755-2366086
Hong Kong
Microchip Technology Hongkong Ltd.
Unit 901-6, Tower 2, Metroplaza
223 Hing Fong Road
Kwai Fong, N.T., Hong Kong
Tel: 852-2401-1200 Fax: 852-2401-3431
India
Microchip Technology Inc.
India Liaiso n Office
Divyasree Chambers
1 Floor, Wing A (A 3/A4)
No. 11, OShaugnessey Road
Bangalore, 560 025, India
Tel: 91-80-2290061 Fax: 91-80-2290062
Japan
Microchip Technology Japan K.K.
Benex S-1 6F
3-18-20, Shinyokohama
Kohoku-Ku, Yokoha ma-shi
Kanagawa, 222-0033, Japan
Tel: 81-45-471- 6166 Fax: 81-45-471-6122
Korea
Microc hip Technol o gy Korea
168-1, Youngbo Bldg. 3 Floor
Samsung-Dong, Kangnam-Ku
Seoul, Ko re a 135- 88 2
Tel: 82-2-554-7200 Fax: 82-2-558-5934
Singapore
Microchip Technology Singapore Pte Ltd.
200 Midd le Ro ad
#07-02 Prime Centre
Singapore, 188980
Tel: 65-334-8870 Fax: 65-334-8850
Taiwan
Microc hip Technol o gy Taiwan
11F-3, No. 207
Tung Hua North Road
Taipei, 105, Taiwan
Tel: 886-2-2717-7175 Fax: 886-2-2545-0139
EUROPE
Denmark
Microchip Technology Nordic ApS
Regus Business Centre
Lautrup hoj 1-3
Ballerup DK-2750 Denmark
Tel: 45 4420 9895 Fax: 45 4420 9910
France
Microc hip Technol o gy SARL
Parc dActivite du Moulin de Massy
43 Rue du Saule Trapu
Batiment A - ler Et age
91300 Massy, France
Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79
Germany
Microc hip Technol o gy GmbH
Gustav-Heinemann Ring 125
D-81739 Munich, Germany
Tel: 49-89-627-144 0 Fax: 49-89-627-144-44
Italy
Microc hip Technol o gy SRL
Centro Direzionale Colleoni
Palazzo Taurus 1 V. Le Colleoni 1
20041 Agrate Brianza
Milan, Italy
Tel: 39-039-65791-1 Fax: 39-039-6899883
United Kingdom
Arizona Microchip Technology Ltd.
505 Eskdale Road
Winnersh Triangle
Wokingham
Berksh ire, E ngla nd RG 41 5TU
Tel: 44 118 921 5869 Fax: 44-118 921-5820
01/18/02
WORLDWIDE SALES AND SERVICE