Single Channel, 12-/16-
Bit, Serial Input, Current
Source and Voltage Output DACs, HART Connectivity
Data Sheet
AD5412/AD5422
Rev. F
Information furnished by Analog Devices is believed to be accurate and reliable. However, no
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other
rights of third parties that may result from its use. Specifications subject to change without notice. No
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
Trademarks and registered trademarks are the property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700 www.analog.com
Fax: 781.461.3113 ©20092012 Analog Devices, Inc. All rights reserved.
FEATURES
12-/16-bit resolution and monotonicity
Current output ranges: 4 mA to 20 mA, 0 mA to 20 mA,
0 mA to 24 mA
±0.01 % FSR typical total unadjusted error (TUE)
±3 ppm/°C output drift
Voltage output ranges: 0 V to 5 V, 0 V to 10 V, ±5 V, ±10 V
10% overrange
±0.01 % FSR typical total unadjusted error (TUE)
±2 ppm/°C output drift
Flexible serial digital interface
On-chip output fault detection
On-chip reference: 10 ppm/°C maximum
Optional regulated DVCC output
Asynchronous clear function
Power supply range
AVDD: 10.8 V to 40 V
AVSS: −26.4 V to −3 V/0 V
Output loop compliance: AVDD2.5 V
Temperature range: −40°C to +85°C
TSSOP and LFCSP packages
APPLICATIONS
Process control
Actuator control
PLC
HART network connectivity (LFCSP package only)
GENERAL DESCRIPTION
The AD5412/AD5422 are low-cost, precision, fully integrated
12-/16-bit digital-to-analog converters (DAC) offering a pro-
grammable current source and programmable voltage output
designed to meet the requirements of industrial process control
applications.
The output current range is programmable at 4 mA to 20 mA,
0 mA to 20 mA, or an overrange function of 0 mA to 24 mA.
The LFCSP version of this product has a CAP2 pin so that the
HART signals can be coupled onto the current output of the
AD5412/AD5422.
Voltage output is provided from a separate pin that can be
configured to provide 0 V to 5 V, 0 V to 10 V, ±5 V, or ±10 V
output ranges; an overrange of 10% is available on all ranges.
Analog outputs are short and open-circuit protected and can
drive capacitive loads of 1 µF.
The device operates with an AVDD power supply range from
10.8 V to 40 V. Output loop compliance is 0 V to AVDD − 2.5 V.
The flexible serial interface is SPI- and MICROWIRE™-
compatible and can be operated in 3-wire mode to minimize
the digital isolation required in isolated applications.
The device also includes a power-on-reset function, ensuring
that the device powers up in a known state. The part also
includes an asynchronous clear pin (CLEAR) that sets the
outputs to zero-scale/midscale voltage output or the low
end of the selected current range.
The total output error is typically ±0.01% in current mode and
±0.01% in voltage mode.
Table 1. Pin-Compatible Devices
Part Number Description
AD5410 Single channel, 12-bit, serial
input current source DAC
AD5420 Single channel, 16-bit, serial
input current source DAC
COMPANION PRODUCTS
HART Modem: AD5700, AD5700-1
AD5412/AD5422 Data Sheet
Rev. F | Page 2 of 44
TABLE OF CONTENTS
Features .............................................................................................. 1
Applications ....................................................................................... 1
General Description ......................................................................... 1
Companion Products ....................................................................... 1
Revision History ............................................................................... 3
Functional Block Diagram .............................................................. 4
Specifications ..................................................................................... 5
AC Performance Characteristics ................................................ 8
Timing Characteristics ................................................................ 9
Absolute Maximum Ratings .......................................................... 11
ESD Caution ................................................................................ 11
Pin Configurations and Function Descriptions ......................... 12
Typical Performance Characteristics ........................................... 14
General ......................................................................................... 14
Voltage Output ............................................................................ 16
Current Output ........................................................................... 21
Terminology .................................................................................... 25
Theory of Operation ...................................................................... 27
Architecture ................................................................................. 27
Serial Interface ............................................................................ 28
Power-On State ........................................................................... 29
Data Register ............................................................................... 30
Control Register .......................................................................... 30
Reset Register .............................................................................. 31
Status Register ............................................................................. 31
AD5412/AD5422 Features ............................................................ 32
Fault Alert .................................................................................... 32
Voltage Output Short Circuit Protection ................................ 32
Voltage Output Overrange ........................................................ 32
Voltage Output Force-Sense ..................................................... 32
Asynchronous Clear (CLEAR) ................................................. 32
Internal Reference ...................................................................... 32
External Current Setting Resistor ............................................ 32
Digital Power Supply .................................................................. 33
External Boost Function............................................................ 33
External Compensation Capacitor........................................... 33
HART Communication ............................................................. 33
Digital Slew Rate Control .......................................................... 33
IOUT Filtering Capacitors (LFCSP Package) ............................. 34
Applications Information .............................................................. 36
Voltage and Current Output Ranges on the Same Terminal 36
Driving Inductive Loads ............................................................ 36
Transient Voltage Protection .................................................... 36
Galvanically Isolated Interface ................................................. 36
Microprocessor Interfacing ....................................................... 36
Layout Guidelines....................................................................... 37
Thermal and Supply Considerations ....................................... 37
Industrial Analog Output Module ........................................... 38
Industrial HART Capable Analog Output Application ........ 38
Outline Dimensions ....................................................................... 40
Ordering Guide .......................................................................... 41
Data Sheet AD5412/AD5422
Rev. F | Page 3 of 44
REVISION HISTORY
7/12Rev. E to Rev. F
Updated Outline Dimensions ........................................................ 40
Changes to Ordering Guide ........................................................... 40
5/12Rev. D to Rev. E
Reorganized Layout ........................................................... Universal
Changes to Product Title .................................................................. 1
Changes to Features Section, Applications Section, and General
Description Section; Added Companion Products Section ............. 1
Changes to Figure 1........................................................................... 3
Change to Offset Error Temperature Coefficient (TC)
Parameter, Table 1 ............................................................................. 4
Changes to Table 6 .......................................................................... 12
Changes to Power-On State Section ............................................. 29
Added HART Communication Section and Figure 68,
Renumbered Sequentially .............................................................. 33
Added Voltage and Current Output Ranges on the Same
Terminal Section and Figure 74 .................................................... 36
Added Industrial HART Capable Analog Output Application
Section .............................................................................................. 38
Added Figure 79 .............................................................................. 39
11/11Rev. C to Rev. D
Changes to Table 15 ........................................................................ 29
3/10Rev. B to Rev. C
Changes to AVSS to GND Parameter in Table 5 ......................... 10
2/10Rev. A to Rev. B
Changes to Thermal and Supply Considerations Section and
Table 25 ............................................................................................. 36
8/09Rev. 0 to Rev. A
Changes to Table 2 ............................................................................ 4
Changes to Table 3 ............................................................................ 7
Changes to Introduction to Table 4 ................................................ 8
Changes to Introduction to Table 5 and to Table 5 .................... 10
Changes to Pin Configurations and Function Descriptions
Section, Added Figure 6, Renumbered Subsequent Figures ..... 11
Changes to Theory of Operation Section .................................... 26
Changes to Architecture Section ................................................... 26
Changes to AD5412/AD5422 Features Section .......................... 31
Added IOUT Filtering Capacitors (LFCSP Package)Section,
Including Figure 69 to Figure 72 and Table 24 ............................ 33
Changes to Thermal and Supply Considerations Section ......... 36
Updated Outline Dimensions........................................................ 38
Changes to Ordering Guide ........................................................... 39
5/09Revision 0: Initial Version
AD5412/AD5422 Data Sheet
Rev. F | Page 4 of 44
FUNCTIONAL BLOCK DIAGRAM
INPUT SHIFT
REGISTER
AND CONTROL
LOGIC
POWER-ON
RESET VREF
AD5412/AD5422
12-/16-BIT
DAC
12/16
LATCH
SCLK
SDIN
SDO
REFOUT REFIN
RANGE
SCALING
GND CCOMP
–VSENSE
VOUT
+VSENSE
RSET
RSET
IOUT
BOOST
FAULT
CLEAR
CLEAR
SELECT
DVCC
SELECT DVCC AVSS*CAP1
*PI NS ONLY ON LFCSP OPTION.
*CAP2 AVDD
R2
06996-001
R3
4.5V LDO
Figure 1.
Data Sheet AD5412/AD5422
Rev. F | Page 5 of 44
SPECIFICATIONS
AVDD = 10.8 V to 26.4 V, AV SS = −26.4 V to −3 V/0 V, AV DD + |AV SS| < 52.8 V, G N D = 0 V, R E F IN = 5 V external; DVCC = 2.7 V to 5.5 V.
VOUT: RLOAD = 1 kΩ, CL = 200 pF, IOUT: RLOAD = 350 Ω; all specifications TMIN to TMAX, unless otherwise noted.
Table 2.
Parameter
1
Min Typ Max Unit Test Conditions/Comments
VOLTAGE OUTPUT
Output Voltage Ranges 0 5 V
0 10 V
−5 +5 V
10 +10 V
Accuracy
Output unloaded
Resolution 16 Bits AD5422
12 Bits AD5412
Total Unadjusted Error (TUE)
B Version 0.1 +0.1 % FSR
0.05 ±0.01 +0.05 % FSR T
A
= 25°C
A Version 0.3 +0.3 % FSR
0.1 ±0.05 +0.1 % FSR T
A
= 25°C
Relative Accuracy (INL)
2
0.008 +0.008 % FSR AD5422
0.032 +0.032 % FSR AD5412
Differential Nonlinearity (DNL) −1 +1 LSB Guaranteed monotonic
Bipolar Zero Error −6 +6 mV Bipolar output range
1.5 ±0.2 +1.5 mV T
A
= 25°C, bipolar output range
Bipolar Zero Error Temperature
Coefficient (TC)3
±3 ppm FSR/°C Bipolar output range
Zero-Scale Error −5 +5 mV
3.5 ±0.3 +3.5 mV T
A
= 25°C
Zero-Scale Error Temperature
Coefficient (TC)3
±2 ppm FSR/°C
Offset Error −4 +4 mV Unipolar output range
−1.5 ±0.2 +1.5 mV T
A
= 25°C, unipolar output range
Offset Error Temperature
Coefficient (TC)3
±2 ppm FSR/°C Unipolar output range
Gain Error 0.07 +0.07 % FSR
0.05 ±0.004 +0.05 % FSR T
A
= 25°C
Gain Error Temperature
Coefficient (TC)3
±1 ppm FSR/°C
Full-Scale Error 0.07 +0.07 % FSR
0.05
±0.001
% FSR
TA = 25°C
Full-Scale Error Temperature
Coefficient (TC)3
±1 ppm FSR/°C
OUTPUT CHARACTERISTICS3
Headroom 0.5 0.8 V Output unloaded
Output Voltage Drift vs. Time 90 ppm FSR Drift after 1000 hours, T
A
= 125°C
Short-Circuit Current 20 mA
Load 1 kΩ
Capacitive Load Stability T
A
= 25°C
R
LOAD
= ∞ 20 nF
R
LOAD
= 1 kΩ 5 nF
RLOAD = ∞ 1 µF External compensation capacitor of 4 nF
connected
DC Output Impedance 0.3
Power-On Time 10 µs
AD5412/AD5422 Data Sheet
Rev. F | Page 6 of 44
Parameter1 Min Typ Max Unit Test Conditions/Comments
DC PSRR 90 130 µV/V
3 12 µV/V Output unloaded
CURRENT OUTPUT
Output Current Ranges 0 24 mA
0 20 mA
4 20 mA
Accuracy (Internal R
SET
)
Resolution 16 Bits AD5422
12 Bits AD5412
Total Unadjusted Error (TUE)
B Version 0.3 +0.3 % FSR
0.13 ±0.08 +0.13 % FSR T
A
= 25°C
A Version 0.5 +0.5 % FSR
0.3
±0.15
% FSR
TA = 25°C
Relative Accuracy (INL)
4
0.024 +0.024 % FSR AD5422
0.032 +0.032 % FSR AD5412
Differential Nonlinearity (DNL) −1 +1 LSB Guaranteed monotonic
Offset Error 0.27 +0.27 % FSR
0.12
±0.08
% FSR
TA = 25°C
Offset Error Temperature
Coefficient (TC)3
±16 ppm FSR/°C
Gain Error 0.18 +0.18 % FSR AD5422
0.03 ±0.006 +0.03 % FSR AD5422, T
A
= 25°C
0.22 +0.22 % FSR AD5412
0.06
±0.006
% FSR
AD5412, TA = 25°C
Gain Temperature Coefficient (TC)
3
±10 ppm FSR/°C
Full-Scale Error 0.2 +0.2 % FSR
0.1 ±0.08 +0.1 % FSR T
A
= 25°C
Full-Scale Temperature Coefficient
(TC)3
±6 ppm FSR/°C
Accuracy (External R
SET
)
Resolution 16 Bits AD5422
12 Bits AD5412
Total Unadjusted Error (TUE)
B Version 0.15 +0.15 % FSR
0.06
±0.01
% FSR
TA = 25°C
A Version 0.3 +0.3 % FSR
0.1 ±0.02 +0.1 % FSR T
A
= 25°C
Relative Accuracy (INL)4 0.012 +0.012 % FSR AD5422
0.032 +0.032 % FSR AD5412
Differential Nonlinearity (DNL) −1 +1 LSB Guaranteed monotonic
Offset Error 0.1 +0.1 % FSR
0.03 ±0.006 +0.03 T
A
= 25°C
Offset Error Temperature
Coefficient (TC)3
±3 ppm FSR/°C
Gain Error 0.08 +0.08 % FSR
0.05
±0.003
% FSR
TA = 25°C
Gain Temperature Coefficient (TC)
3
±4 ppm FSR/°C
Full-Scale Error 0.15 +0.15 % FSR
0.06 ±0.01 +0.06 % FSR T
A
= 25°C
Full-Scale Temperature Coefficient
(TC)3
±7 ppm FSR/°C
Data Sheet AD5412/AD5422
Rev. F | Page 7 of 44
Parameter1 Min Typ Max Unit Test Conditions/Comments
OUTPUT CHARACTERISTICS
3
Current Loop Compliance Voltage 0 AV
2.5 V
Output Current Drift vs. Time Drift after 1000 hours, T
A
= 125°C
50 ppm FSR Internal R
SET
20
ppm FSR
External RSET
Resistive Load 1200
Inductive Load 50 mH T
A
= 25 °C
DC PSRR 1 µA/V
Output Impedance 50 MΩ
Output Current Leakage When
Output Is Disabled
60 pA
REFERENCE INPUT/OUTPUT
Reference Input3
Reference Input Voltage 4.95 5 5.05 V For specified performance
DC Input Impedance 27 40 kΩ
Reference Output
Output Voltage 4.995 5 5.005 T
A
= 25°C
Reference Temperature
Coefficient (TC)3, 5
1.8 10 ppm/°C
Output Noise (0.1 Hz to 10 Hz)
3
10 µV p-p
Noise Spectral Density
3
100 nV/√Hz At 10 kHz
Output Voltage Drift vs. Time3 50 ppm Drift after 1000 hours, T
A
= 125°C
Capacitive Load3 600 nF
Load Current3 5 mA
Short-Circuit Current
3
7 mA
Load Regulation
3
95 ppm/mA
DIGITAL INPUTS3 JEDEC compliant
Input High Voltage, V
IH
2 V
Input Low Voltage, V
IL
0.8 V
Input Current −1 +1 µA Per pin
Pin Capacitance 10 pF Per pin
DIGITAL OUTPUTS
3
SDO
Output Low Voltage, V
OL
0.4 V Sinking 200 µA
Output High Voltage, VOH
DVCC0.5
V
Sourcing 200 µA
High Impedance Leakage Current −1 +1 µA
High Impedance Output
Capacitance
5 pF
FAULT
Output Low Voltage, V
OL
0.4 V 10 kΩ pull-up resistor to DV
CC
Output Low Voltage, V
OL
0.6 V At 2.5 mA
Output High Voltage, V
OH
3.6 V 10 kΩ pull-up resistor to DV
CC
POWER REQUIREMENTS
AV
DD
10.8 40 V
AV
SS
−26.4 0 V
|AV
SS
| + AV
DD
10.8 52.8 V
DV
CC
Input Voltage 2.7 5.5 V Internal supply disabled
Output Voltage 4.5 V DV
CC
, which can be overdriven up to 5.5 V
Output Load Current3
5
mA
Short-Circuit Current
3
20 mA
AD5412/AD5422 Data Sheet
Rev. F | Page 8 of 44
Parameter1 Min Typ Max Unit Test Conditions/Comments
AI
DD
Outputs unloaded
2.5 3 mA Outputs disabled
3.4 4 mA Current output enabled
3.9 4.4 mA Voltage output enabled
AISS
Outputs unloaded
0.24 0.3 mA Outputs disabled
0.5 0.6 mA Current output enabled
1.1 1.4 mA Voltage output enabled
DI
CC
1 mA V
IH
= DV
CC
, V
IL
= GND
Power Dissipation 128 mW AV
DD
= 40 V, AV
SS
= 0 V, outputs unloaded
120 mW AVDD = +24 V, AVSS = −24 V, outputs
unloaded
1 Temperature range: −40°C to +85°C; typical at +25°C.
2 When the AD5412/AD5422 is powered with AVSS = 0 V, INL for the 0 V to 5 V and 0 V to 10 V ranges is measured beginning from Code 256 for the AD5422 and Code 16
for the AD5412.
3 Guaranteed by design and characterization; not production tested.
4 For 0 mA to 20 mA and 0 mA to 24 mA ranges, INL is measured beginning from Code 256 for the AD5422 and Code 16 for the AD5412.
5 The on-chip reference is production trimmed and tested at 25°C and 85°C. It is characterized from −40°C to +85°C.
AC PERFORMANCE CHARACTERISTICS
AVDD = 10.8 V to 26.4 V, AV SS = −26.4 V to −3 V/0 V, AV DD + | AV SS| < 52.8 V, G N D = 0 V, R E F I N = +5 V external; DVCC = 2.7 V to 5.5 V.
VOUT: RLOAD = 1 kΩ, CL = 200 pF, IOUT: RLOAD = 350 Ω; all specifications TMIN to TMAX, unless otherwise noted.
Table 3.
Parameter1 Min Typ Max Unit Test Conditions/Comments
DYNAMIC PERFORMANCE
Voltage Output
Output Voltage Settling Time
25
µs
10 V step to ±0.03 % FSR
32 µs 20 V step to ±0.03 % FSR
18 µs 5 V step to ±0.03 % FSR
8 µs 512 LSB step to ±0.03 % FSR (16-Bit LSB)
Slew Rate 0.8 V/µs
Power-On Glitch Energy 10 nV-sec
Digital-to-Analog Glitch Energy 10 nV-sec
Glitch Impulse Peak Amplitude 20 mV
Digital Feedthrough 1 nV-sec
Output Noise (0.1 Hz to 10 Hz
Bandwidth)
0.1 LSB p-p 16-bit LSB
Output Noise (100 kHz Bandwidth) 200 µV rms
1/f Corner Frequency 1 kHz
Output Noise Spectral Density 150 nV/√Hz Measured at 10 kHz, midscale output, 10 V range
AC PSRR −75 dB 200 mV 50 Hz/60 Hz sine wave superimposed on power
supply voltage
Current Output
Output Current Settling Time 10 µs 16 mA step to 0.1% FSR
40 µs 16 mA step to 0.1% FSR, L = 1 mH
AC PSRR 75 dB 200 mV 50 Hz/60 Hz sine wave superimposed on power
supply voltage
1 Guaranteed by characterization, not production tested.
Data Sheet AD5412/AD5422
Rev. F | Page 9 of 44
TIMING CHARACTERISTICS
AVDD = 10.8 V to 26.4 V, AV SS = −26.4 V to −3 V/0 V, AV DD + | AV SS| < 52.8V, G N D = 0 V, R E F I N = +5 V external; DVCC = 2.7 V to 5.5 V.
VOUT: RLOAD = 1 kΩ, CL = 200 pF, IOUT: RLOAD = 300 Ω; all specifications TMIN to TMAX, unless otherwise noted.
Table 4.
Parameter
1, 2, 3
Limit at T
MIN
, T
MAX
Unit Description
WRITE MODE
t
1
33 ns min SCLK cycle time
t
2
13 ns min SCLK low time
t
3
13 ns min SCLK high time
t
4
13 ns min LATCH delay time
t
5
40 ns min LATCH high time
t
5
5 µs min LATCH high time (after a write to the control register)
t
6
5 ns min Data setup time
t
7
5 ns min Data hold time
t
8
40 ns min LATCH low time
t9
20
ns min
CLEAR pulse width
t
10
5 µs max CLEAR activation time
READBACK MODE
t
11
90 ns min SCLK cycle time
t
12
40 ns min SCLK low time
t
13
40 ns min SCLK high time
t
14
13 ns min LATCH delay time
t
15
40 ns min LATCH high time
t
16
5 ns min Data setup time
t
17
5 ns min Data hold time
t
18
40 ns min LATCH low time
t
19
35 ns max Serial output delay time (C
L SDO
4 = 15 pF)
t
20
35 ns max LATCH rising edge to SDO tristate (C
L SDO
4 = 15 pF)
DAISY-CHAIN MODE
t
21
90 ns min SCLK cycle time
t
22
40 ns min SCLK low time
t
23
40 ns min SCLK high time
t
24
13 ns min LATCH delay time
t
25
40 ns min LATCH high time
t
26
5 ns min Data setup time
t
27
5 ns min Data hold time
t
28
40 ns min LATCH low time
t
29
35 ns max Serial output delay time (C
L SDO
4 = 15 pF)
1 Guaranteed by characterization; not production tested.
2 All input signals are specified with tR = tF = 5 ns (10% to 90% of DVCC) and timed from a voltage level of 1.2 V.
3 See Figure 2, Figure 3, and Figure 4.
4 CL SDO = capacitive load on SDO output.
AD5412/AD5422 Data Sheet
Rev. F | Page 10 of 44
DB23
SCLK
LATCH
SDIN
2421
DB0
t
2
t
3
t
1
t
4
t
8
t
7
t
6
t
9
t
10
t
5
CLEAR
I
OUT
/V
OUT
06996-002
Figure 2. Write Mode Timing Diagram
DB23
SCLK
LATCH
SDIN
24
21
DB0
SDO
DB23
SELECTED REGISTER
DATA CLOCKED OUT
NOP CONDITION
UNDEF INED DAT A
INPUT WORD SPECIFIES
REG IST E R TO BE RE AD
1 2 24
DB0
DB15 DB0
XXXX
8 9 23
22
FIRST 8 BITS ARE
DON’T CARE BITS
t20
t19
t17
t12 t13 t14
t11
t15
t16 t18
06996-003
Figure 3. Readback Mode Timing Diagram
DB23 DB23
SCLK
SDIN
2421
DB0 DB0
DB0
SDO DB23
INP UT WORD FOR DAC N
INP UT WORD FOR DAC N – 1
UNDEFINED
INP UT WORD FOR DAC N
25 4826
LATCH
DB23 DB0
t20
t28
t27
t26
t29
t22 t23
t21
t24 t25
06996-004
Figure 4. Daisy-Chain Mode Timing Diagram
Data Sheet AD5412/AD5422
Rev. F | Page 11 of 44
ABSOLUTE MAXIMUM RATINGS
TA = 25°C, unless otherwise noted. Transient currents of up to
80 mA do not cause SCR latch-up.
Table 5.
Parameter Rating
AVDD to GND
0.3 V to +48 V
AV
SS
to GND +0.3 V to −28 V
AV
DD
to AV
SS
0.3 V to +60 V
DV
CC
to GND 0.3 V to +7 V
Digital Inputs to GND 0.3 V to DVCC + 0.3 V or 7 V
(whichever is less)
Digital Outputs to GND 0.3 V to DVCC + 0.3 V or 7 V
(whichever is less)
REFIN/REFOUT to GND 0.3 V to +7 V
V
OUT
to GND AV
SS
to AV
DD
IOUT to GND
0.3 V to AVDD
Operating Temperature Range (T
A
)
Industrial
1
40°C to +85°C
Storage Temperature Range 65°C to +150°C
Junction Temperature (T
J
max) 125°C
24-Lead TSSOP Package
θ
JA
Thermal Impedance 42°C/W
40-Lead LFCSP Package
θ
JA
Thermal Impedance 28°C/W
Power Dissipation (T
J
max – T
A
)/θ
JA
Lead Temperature JEDEC industry standard
Soldering J-STD-020
ESD (Human Body Model)
2 kV
1 Power dissipated on chip must be derated to keep the junction temperature
below 125°C, assuming that the maximum power dissipation condition is
sourcing 24 mA into GND from IOUT with a 4 mA on-chip current.
Stresses above those listed under Absolute Maximum Ratings
may cause permanent damage to the device. This is a stress
rating only; functional operation of the device at these or any
other conditions above those indicated in the operational
section of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect
device reliability.
ESD CAUTION
AD5412/AD5422 Data Sheet
Rev. F | Page 12 of 44
PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS
1
2
3
4
5
6
7
8
9
10
12
11
DVCC
FAULT
GND
LATCH
CLEAR
CLE AR S E LECT
AVSS
SCLK
SDIN
GND
GND
SDO
20
21
22
23
24
19
18
17
16
15
14
13
–VSENSE
+VSENSE
VOUT
NC
NOTES
1. NC = NO CO NNE CT
2. THE PADDLE CAN BE CONNECTED TO 0V IF THE OUTPUT VOLTAG E RANGE
IS UNIPOLAR. THEPADDLE CAN BE LEF T EL E CTRI CAL LY UNCONNECT E D
PRO V IDED T HAT A SUPPLY CONNE CTI ON IS M ADE AT THE AVSS PIN. IT IS
RECO M M E NDE D THAT THE PADDLE BE THERM ALLY CONNECTED TO A
COP P E R P LANE F OR ENHANCED THERM A L PERFO RM ANCE .
IOUT
BOOST
CCOMP
DVCC SELECT
RSET
REFOUT
REFIN
AVDD
AD5412/
AD5422
TOP VIEW
(No t t o Scal e)
06996-005
NOTES
1. NC = NO CO NNE C T.
2. THE EXPOSED PADDLE CAN BE CONNECTED TO 0V IF THE OUTPUT
VOLTAGE RANGE IS UNIPOL AR. THE EXPOSED PADDLE CAN BE LEF T
EL E CTRICALLY UNCONNE CTED PROVI DE D THAT A SUPPLY CONNECTION
IS M ADE AT THE AV
SS
PIN. IT I S RECOMMENDED THAT THE PADDL E BE
THE RM ALLY CO NNE CTED TO A COPPER P LANE F OR ENHANCE D
THE RM AL PERFORMANCE .
PIN 1
INDICATOR
1
NC 2
FAULT 3GND 4CLE AR S E LECT 5
CLEAR 6LATCH 7SCLK 8SDIN 9SDO 10NC
23 DV
CC
SELECT
24 C
COMP
25 NC
26 I
OUT
27 BOOST
28 CAP1
29 CAP2
30 NC
22 NC
21 NC
11
NC 12
GND 13
GND
15
GND
17
REFOUT 16
R
SET
18
REFIN 19NC 20NC
14
AV
SS
33 +V
SENSE
34 –V
SENSE
35 NC
36 AV
DD
37 AV
SS
38 NC
39 DV
CC
40 NC
32 V
OUT
31 NC
TOP VIEW
(No t t o Scal e)
AD5412/AD5422
06996-006
Figure 5. TSSOP Pin Configuration Figure 6. LFCSP Pin Configuration
Table 6. Pin Function Descriptions
Pin No.
Mnemonic Description
TSSOP LFCSP
1 14, 37 AVSS Negative Analog Supply Pin. Voltage ranges from 3 V to 24 V. This pin can be
connected to 0 V if the output voltage range is unipolar.
2 39 DVCC Digital Supply Pin. Voltage ranges from 2.7 V to 5.5 V.
This pin can also be configured as a 4.5 V LDO output by leaving the DV
CC
SELECT pin floating.
3 2 FAULT Fault Alert. This pin is asserted low when an open circuit is detected in current mode or
an overtemperature is detected. Open drain output must be connected to a pull-up resistor.
4, 12 3, 15 GND These pins must be connected to 0 V.
18 1, 10, 11, 19, 20,
21, 22, 25, 30,
31, 35, 38, 40
NC No Connection. Do not connect to these pins.
5 4 CLEAR
SELECT
Selects the voltage output clear value, either zero-scale or midscale code (see Table 21).
6 5 CLEAR Active High Input. Asserting this pin sets the current output to the bottom of the selected
range or sets the voltage output to the user selected value (zero-scale or midscale).
7 6 LATCH Positive Edge Sensitive Latch. A rising LATCH edge parallel loads the input shift register
data into the DAC register, also updating the output.
8 7 SCLK Serial Clock Input. Data is clocked into the shift register on the rising edge of SCLK. This
operates at clock speeds of up to 30 MHz.
9 8 SDIN Serial Data Input. Data must be valid on the rising edge of SCLK.
10 9 SDO Serial Data Output. Used to clock data from the serial register in daisy-chain or readback
mode. Data is valid on the rising edge of SCLK (see Figure 3 and Figure 4).
11 12, 13 GND Ground Reference Pin.
13 16 RSET An external, precision, low drift 15 kΩ current setting resistor can be connected to this
pin to improve the IOUT temperature drift performance. See the AD5412/AD5422 Features
section.
14 17 REFOUT Internal Reference Voltage Output. REFOUT = 5 V ± 2 mV.
15 18 REFIN External Reference Voltage Input. Reference input range is 4 V to 5 V. REFIN = 5 V for a
specified performance.
Data Sheet AD5412/AD5422
Rev. F | Page 13 of 44
Pin No.
Mnemonic Description
TSSOP LFCSP
16 23 DVCC
SELECT
When connected to GND, this pin disables the internal supply, and an external supply
must be connected to the DVCC pin. Leave this pin unconnected to enable the internal
supply. See the AD5412/AD5422 Features section.
17 24 CCOMP Optional compensation capacitor connection for the voltage output buffer. Connecting
a 4 nF capacitor between this pin and the VOUT pin allows the voltage output to drive up
to 1 µF. It should be noted that the addition of this capacitor reduces the bandwidth of
the output amplifier, increasing the settling time.
19 26 I
OUT
Current Output Pin.
20 27 BOOST Optional External Transistor Connection. Connecting an external transistor reduces the
power dissipated in the AD5412/AD5422. See theAD5412/AD5422 Features section.
N/A 28, 29 CAP1, CAP2 Connection for Optional Output Filtering Capacitor. See the AD5412/AD5422 Features
section.
21 32 VOUT Buffered Analog Output Voltage. The output amplifier is capable of directly driving a
1 kΩ, 2000 pF load.
22 33 +V
SENSE
Sense connection for the positive voltage output load connection.
23 34 −V
SENSE
Sense connection for the negative voltage output load connection.
24 36 AV
DD
Positive Analog Supply Pin. Voltage ranges from 10.8 V to 60 V.
25 (EPAD) 41 (EPAD) Exposed
paddle
Negative Analog Supply Pin. Voltage ranges from 3 V to 24 V. This paddle can be
connected to 0 V if the output voltage range is unipolar. The paddle can be left
electrically unconnected provided that a supply connection is made at the AVSS pin. It is
recommended that the paddle be thermally connected to a copper plane for enhanced
thermal performance.
AD5412/AD5422 Data Sheet
Rev. F | Page 14 of 44
TYPICAL PERFORMANCE CHARACTERISTICS
GENERAL
0
100
200
300
400
500
600
700
800
900
00.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0
DI
CC
(µA)
LOGIC VOLTAGE (V)
DV
CC
= 5V
T
A
= 25° C
DV
CC
= 3V
06996-022
Figure 7. DICC vs. Logic Input Voltage
–2
–1
0
1
2
3
4
5
10 12 14 16 18 20 22 24 26 28
AI
DD
/AI
SS
(mA)
AV
DD
/|AV
SS
| (V)
AI
DD
AI
SS
T
A
= 25° C
V
OUT
= 0V
OUTPUT UNLOADE D
06996-108
Figure 8. AIDD/AISS vs. AVDD/|AVSS|
0
0.5
1.0
1.5
2.0
2.5
3.0
3.5
4.0
4.5
5.0
10 15 20 25 30 35 40
AI
DD
(mA)
AV
DD
(V)
T
A
= 25° C
I
OUT
= 0mA
06996-023
Figure 9. AIDD vs. AVDD
0
1
2
3
4
5
6
7
8
9
–21 –19 –17 –15 –13 –11 –9 –7 –5 –3 –1 1
DVCC OUTPUT VOLTAGE (V)
LOAD CURRENT ( mA)
TA = 25° C
06996-024
Figure 10. DVCC Output Voltage vs. Load Current
CH1 2.00V
CH3 5.00V M200µs CH3 2.1V
1
3
AV
DD
REF E RE NCE OUTP UT
06996-025
Figure 11. REFOUT Turn-on Transient
CH1 2µV M2.00s LI NE 1.8V
1
06996-026
Figure 12. REFOUT Output Noise (0.1 Hz to 10 Hz Bandwidth)
Data Sheet AD5412/AD5422
Rev. F | Page 15 of 44
CH1 20µV M2.00s LI NE 0V
1
06996-027
Figure 13. REFOUT Output Noise (100 kHz Bandwidth)
4.997
–40 –20 020
TEMPERATURE (°C)
40 60 80
4.998
4.999
5.000
5.001
5.002
5.003
REFERENCE OUTPUT VO L T AGE (V)
50 DEVICES S HOWN
AVDD = 24V
06996-029
Figure 14. Reference Voltage vs. Temperature
0
5
10
15
20
25
30
35
40
45
10 2345678910
POPULATION (%)
TEMPERATURE COEFFICIENT (ppm/°C)
AV
DD
= 24V
06996-030
Figure 15. Reference Temperature Coefficient Histogram
4.9955
4.9960
4.9965
4.9970
4.9975
4.9980
4.9985
4.9990
4.9995
5.0000
5.0005
0123456789
REFERENCE OUTPUT VO L T AGE (V)
LOAD CURRENT ( mA)
TA = 25° C
AVDD = 24V
06996-031
Figure 16. Reference Voltage vs. Load Current
AD5412/AD5422 Data Sheet
Rev. F | Page 16 of 44
VOLTAGE OUTPUT
–0.0025
–0.0020
–0.0015
–0.0010
–0.0005
0.0005
0
0.0010
0.0015
0.0020
0.0025
010,000 20,000 30,000 40,000 50,000 60,000
INL ERRO R ( % FSR)
CODE
06996-117
±10V RANG E
±5V RANG E
+5V RANG E
+10V RANG E
AV
DD
= +24V
AV
SS
= –24V
T
A
= 25° C
Figure 17. Integral Nonlinearity Error vs. DAC Code, Dual Supply
–0.0025
–0.0020
–0.0015
–0.0010
–0.0005
0
0.0005
0.0010
0.0015
0.0020
0.0025
010,000 20,000 30,000 40,000 50,000 60,000
INL ERRO R ( % FSR)
CODE
+5V RANG E
+10V RANG E AV
DD
= 24V
AV
SS
= 0V
T
A
= 25° C
06996-118
Figure 18. Integral Nonlinearity Error vs. DAC Code, Single Supply
–1.0
–0.8
–0.6
–0.4
–0.2
0.2
0
0.4
0.6
0.8
1.0
010,000 20,000 30,000 40,000 50,000 60,000
DNL E RROR (L S B)
CODE
06996-119
±10V RANG E
±5V RANG E
+10V RANG E
+5V RANG E
AV
DD
= +24V
AV
SS
= –24V
T
A
= 25° C
Figure 19. Differential Nonlinearity Error vs. DAC Code, Dual Supply
–1.0
–0.8
–0.6
–0.4
–0.2
0
0.2
0.4
0.6
0.8
1.0
010,000 20,000 30,000 40,000 50,000 60,000
DNL E RROR (L S B)
CODE
AV
DD
= 24V
AV
SS
= 0V
T
A
= 25° C
06996-120
+5V RANG E
+10V RANG E
Figure 20. Differential Nonlinearity Error vs. DAC Code, Single Supply
–0.009
–0.007
–0.003
–0.005
–0.001
0.001
0.003
0.005
010,000 20,000 30,000 40,000 50,000 60,000
TOTAL UNADJSUT E D E RROR (% FSR)
CODE
06996-221
±10V RANG E
±5V RANG E
+5V RANG E
+10V RANG E
AV
DD
= +24V
AV
SS
= –24V
T
A
= 25° C
Figure 21. Total Unadjusted Error vs. DAC Code, Dual Supply
–0.010
–0.005
0
0.005
0.010
0.015
0.020
0.025
0.030
010,000 20,000 30,000 40,000 50,000 60,000
TOTAL UNADJUST E D E RROR (% FSR)
CODE
AV
DD
= 24V
AV
SS
= 0V
T
A
= 25° C
06996-122
+5V RANG E
+10V RANG E
Figure 22. Total Unadjusted Error vs. DAC Code, Single Supply
Data Sheet AD5412/AD5422
Rev. F | Page 17 of 44
–0.0015
–0.0010
–0.0005
0.0005
0
0.0010
0.0015
–40 –20 020 40 60 80
INL ERRO R ( % FSR)
TEMPERATURE (°C)
+5V RANG E M AX INL +10V RANGE MAX INL
±5V RANG E M AX INL ± 10V RANGE MAX INL
+5V RANG E M IN I NL +10V RANG E M IN I NL
±5V RANG E M IN INL ±10V RANGE M IN I NL
06996-121
AV
DD
= +24V
AV
SS
= –24V
Figure 23. Integral Nonlinearity Error vs. Temperature
–1.0
–0.8
–0.6
–0.4
–0.2
0.2
0
0.4
0.6
0.8
1.0
–40 –20 020 40 60 80
DNL E RROR (L S B)
TEMPERATURE (°C)
AV
DD
= +24V
AV
SS
= –24V
ALL RANGE S
06996-124
Figure 24. Differential Nonlinearity Error vs. Temperature
–0.015
–0.010
–0.005
0
0.005
0.010
0.015
–40 –20 020 40 60 80
TOTAL UNADJSUT E D E RROR (% FSR)
TEMPERATURE (°C)
AVDD = +24V
AVSS = –24V
OUTPUT UNLOADED
+5V RANG E
+10V RANG E
±5V RANG E
±10V RANG E
06996-101
Figure 25. Total Unadjusted Error vs. Temperature
–0.008
–0.006
–0.004
–0.002
0.002
0
0.004
0.006
0.008
0.010
0.012
–40 –20 020 40 60 80
FULL- S CALE ERROR (% FSR)
TEMPERATURE (°C)
AV
DD
= +24V
AV
SS
= –24V
OUTPUT UNLOADED
+5V RANG E
+10V RANG E
±5V RANG E
±10V RANG E
06996-100
Figure 26. Full-Scale Error vs. Temperature
–1.5
–1.0
–0.5
0
0.5
1.0
1.5
–40–20 0 20 40 60 80
OFFSET ERRO R (mV)
TEMPERATURE (°C)
+5V RANGE
+10V RANGE
AV
DD
=+24V
AV
SS
= –24V
OUTPUT UNLOADED
06996-129
Figure 27. Offset Error vs. Temperature
–1.5
–1.0
–0.5
0
0.5
1.0
1.5
–40–20 0 20 40 60 80
BIP OLAR ZERO ERROR (mV)
TEMPERATURE (°C)
+5V RANGE
+10V RANGE
AV
DD
=+24V
AV
SS
= –24V
OUTPUT UNLOADED
06996-130
Figure 28. Bipolar Zero Error vs. Temperature
AD5412/AD5422 Data Sheet
Rev. F | Page 18 of 44
–0.008
–0.006
–0.004
–0.002
0.002
0
0.004
0.006
0.008
0.010
0.012
0.014
–40 –20 020 40 60 80
GAIN ERRO R ( % FSR)
TEMPERATURE (°C)
+5V RANG E
+10V RANG E
±5V RANG E
±10V RANG E
AVDD = +24V
AVSS = –24V
OUTPUT UNLOADE D
06996-131
Figure 29. Gain Error vs. Temperature
–1.2
–0.7
–0.2
0.3
0.8
1.3
–40 –20 020 40 60 80
ZE RO-SCALE ERROR (mV )
TEMPERATURE (°C)
AV
DD
= +24V
AV
SS
= –24V
OUTPUT UNLOADED
+5V RANG E
+10V RANG E
±5V RANG E
±10V RANG E
06996-102
Figure 30. Zero-Scale Error vs. Temperature
–0.0015
–0.0010
–0.0005
0
0.0005
0.0010
0.0015
10 12 14 16 18 20 22 24 26 28
INL ERRO R ( % FSR)
AV
DD
/|AV
SS
| (V)
T
A
= 25°C
±10V RANGE
06996-231
Figure 31. Integral Nonlinearity Error vs. AVDD/|AVSS|
–1.0
–0.8
–0.6
–0.4
–0.2
0.2
0
0.4
0.6
0.8
1.0
10 12 14 16 18 20 22 24 26 28
DNL E RROR (L S B)
AV
DD
/|AV
SS
| (V)
T
A
= 25° C
±10V RANG E
06996-232
Figure 32. Differential Nonlinearity Error vs. AVDD/|AVSS|
0
0.0005
0.0010
0.0015
0.0020
0.0025
0.0030
0.0035
0.0040
0.0045
0.0050
10 12 14 16 18 20 22 24 26 28
TOTAL UNADJUSTED ERROR (% FSR)
AV
DD
/|AV
SS
| (V)
T
A
= 25° C
±10V RANG E
06996-033
Figure 33. Total Unadjusted Error vs. AVDD/|AVSS|
–0.05
–0.04
–0.03
–0.02
–0.01
0
0.01
0.02
0.03
0.04
0.05
–20–15–10–5 0 5 10 15 20
CHANGE IN OUTPUT VOLTAGE (V)
SO URCE /SI NK CURRE NT (mA)
AV
DD
=+15V
T
A
=25°C
±10V RANG E
AV
SS
= –15V
06996-132
Figure 34. Source and Sink Capability of Output Amplifier,
Full-Scale Code Loaded
Data Sheet AD5412/AD5422
Rev. F | Page 19 of 44
–0.05
–0.04
–0.03
–0.02
–0.01
0
0.01
0.02
0.03
0.04
0.05
–20 –15 –10 –5 0 5 10 15 20
CHANGE IN OUTPUT VOLTAGE (V)
SO URCE /SI NK CURRE NT (mA)
AV
DD
= +15V
AV
SS
= –15V
T
A
= 25° C
±10V RANG E
06996-035
Figure 35. Source and Sink Capability of Output Amplifier,
Zero-Scale Loaded
–12
–8
–4
0
4
8
12
–10 –5 0 5 10 15 20 25 30
OUTPUT VOLTAGE (V)
TIME (µs)
±10V RANG E
TA = 25° C
OUTPUT UNLOADE D
06996-136
AVSS = –24V
AVDD = +24V
Figure 36. Full-Scale Positive Step
–12
–8
–4
0
4
8
12
–10 –5 0 5 10 15 20 25 30
OUTPUT VOLTAGE (V)
TIME (µs)
AV
SS
= –24V
±10V RANG E
T
A
= 25° C
OUTPUT UNLOADE D
AV
DD
= +24V
06996-137
Figure 37. Full-Scale Negative Step
–16
–14
–12
–10
–8
–6
–4
–2
0
2
4
–1 1357911 13 15
OUTPUT VOLTAGE (mV)
TIME (µs)
0x8000 TO 0x7FFF
0x7FFF TO 0x8000
AVDD = +24V
TA = 25° C
±10V RANG E
AVSS = –24V
06996-036
Figure 38. Digital-to-Analog Glitch
AD5412/AD5422 Data Sheet
Rev. F | Page 20 of 44
06996-037
CH1 5.0µV M 5. 00ms LINE 1. 8V
1
AV
DD
= +24V
AV
SS
= –24V
T
A
= 25° C
Figure 39. Peak-to-Peak Noise (0.1 Hz to 10 Hz Bandwidth)
06996-038
CH1 50.0µV M 5.00ms LINE 0V
1
AV
DD
= +24V
AV
SS
= –24V
T
A
= 25° C
Figure 40. Peak-to-Peak Noise (100 kHz Bandwidth)
0
5
10
15
20
25
30
35
0 2 4 6 8 10 12 14 16 18 20
V
OUT
(mV)
TIME (µs)
AV
DD
=+15V
T
A
=25°C
AV
SS
= –15V
06996-039
Figure 41. VOUT vs. Time on Power-Up
Data Sheet AD5412/AD5422
Rev. F | Page 21 of 44
CURRENT OUTPUT
–0.010
–0.008
–0.006
–0.004
–0.002
0
0.002
0.004
010,000 20,000 30,000 40,000 50,000 60,000
INL ERRO R ( % FSR)
CODE
AVDD = 24V
AVSS = –24V/0V
TA= 25° C
RLOAD = 250Ω
06996-106
EXTERNAL R SET
INTERNAL R SET
EXTERNAL R SET, BOOST TRANSISTOR
INTERNAL R SET, BOOST TRANSISTOR
Figure 42. Integral Nonlinearity vs. Code
–1.0
–0.8
–0.6
–0.2
–0.4
0
0.2
0.4
0.6
0.8
1.0
010,000 20,000 30,000 40,000 50,000 60,000
DNL E RROR (L S B)
CODE
06996-007
AV
DD
= 24V
AV
SS
= –24V/ 0V
T
A
= 25° C
R
LOAD
= 250Ω
EXTERNAL R
SET
INTERNAL R
SET
EXTERNAL R
SET
, BOOST TRANSISTOR
INTERNAL R
SET
, BOOST TRANSISTOR
Figure 43. Differential Nonlinearity vs. Code
–0.15
–0.13
–0.11
–0.09
–0.07
–0.05
–0.03
0.01
0.05
–0.01
0.03
010,000 20,000 30,000 40,000 50,000 60,000
TOTAL UNADJUST E D E RROR (% FSR)
CODE
EXTERNAL R
SET
INTERNAL R
SET
EXTERNAL R
SET
, BOOST TRANSISTOR
INTERNAL R
SET
, BOOST TRANSISTOR
06996-008
AV
DD
= 24V
AV
SS
= –24V/ 0V
T
A
= 25° C
R
LOAD
= 250Ω
Figure 44. Total Unadjusted Error vs. Code
–0.010
–0.008
–0.006
–0.004
0
–0.002
0.002
0.004
–40 –20 020 40 60 80
INL ERRO R ( % FSR)
TEMPERATURE (°C)
0mA TO 24mA RANGE
AV
DD
= 24V
AV
SS
= –24V/ 0V
06996-009
Figure 45. Integral Nonlinearity vs. Temperature, Internal RSET
–0.003
–0.002
–0.001
0
0.002
0.001
0.003
–40 –20 020 40 60 80
INL ERRO R ( % FSR)
TEMPERATURE (°C)
0mA TO 24mA RANGE
AV
DD
= 24V
AV
SS
= –24V/ 0V
06996-109
Figure 46. Integral Nonlinearity vs. Temperature, External RSET
–1.0
–0.8
–0.6
–0.4
0
–0.2
0.4
0.8
0.2
0.6
1.0
–40 –20 020 40 60 80
DNL E RROR (L S B)
TEMPERATURE (°C)
AV
DD
= 24V
AV
SS
= –24V/ 0V
ALL RANGE S
INTERNAL AND E X TERNAL R
SET
06996-010
Figure 47. Differential Nonlinearity vs. Temperature
AD5412/AD5422 Data Sheet
Rev. F | Page 22 of 44
–0.25
–0.20
–0.15
–0.10
–0.05
0
0.05
0.10
–40 –20 020 40 60 80
TOTAL UNADJUST E D E RROR (% FSR)
TEMPERATURE (°C)
AV
DD
= 24V
AV
SS
= –24V/ 0V
4mA TO 20mA INTERNAL R
SET
0mA TO 20mA INTERNAL R
SET
0mA TO 24mA INTERNAL R
SET
4mA TO 20mA EXTERNAL R
SET
0mA TO 20mA EXTERNAL R
SET
0mA TO 24mA EXTERNAL R
SET
06996-013
Figure 48. Total Unadjusted Error vs. Temperature
–0.25
–0.20
–0.15
–0.10
–0.05
0
0.05
0.10
–40 –20 020 40 60 80
OFFSET ERROR (% FSR)
TEMPERATURE (°C)
4mA TO 20mA INTERNAL R
SET
0mA TO 20mA INTERNAL R
SET
0mA TO 24mA INTERNAL R
SET
4mA TO 20mA EXTERNAL R
SET
0mA TO 20mA EXTERNAL R
SET
0mA TO 24mA EXTERNAL R
SET
AV
DD
= 24V
AV
SS
= –24V/ 0V
06996-017
Figure 49. Offset Error vs. Temperature
–0.10
–0.08
–0.06
–0.04
–0.02
0
0.02
0.04
0.06
–40 –20 020 40 60 80
GAIN ERRO R ( % FSR)
TEMPERATURE (°C)
AVDD = 24V
AVSS = –24V/0V
4mA TO 20mA INTERNAL RSET
0mA TO 20mA INTERNAL RSET
0mA TO 24mA INTERNAL RSET
4mA TO 20mA EXTERNAL RSET
0mA TO 20mA EXTERNAL RSET
0mA TO 24mA EXTERNAL RSET
06996-018
Figure 50. Gain Error vs. Temperature
–0.015
–0.010
–0.005
0
0.005
0.010
0.015
10 15 20 25 30 35 40
INL ERRO R ( % FSR)
AVDD (V)
TA = 25° C
0mA TO 24mA RANGE
AVSS = 0V
06996-011
Figure 51. Integral Nonlinearity Error vs. AVDD, External RSET
–0.015
–0.020
–0.010
–0.005
0.005
0.015
0
0.010
0.020
10 15 20 25 30 35 40
INL ERRO R ( % FSR)
AV
DD
(V)
T
A
= 25° C
0mA TO 24mA RANGE
AV
SS
= 0V
06996-014
Figure 52. Integral Nonlinearity Error vs. AVDD, Internal RSET
–1.0
–0.8
–0.6
–0.4
–0.2
0
0.2
0.4
0.6
0.8
1.0
10 15 20 2
5 30 35 40
DNL ERROR (LSB)
AVDD (V)
TA = 25° C
0mA TO 24mA RANG
AVSS = 0V
06996-012
Figure 53. Differential Nonlinearity Error vs. AVDD, External RSET
Data Sheet AD5412/AD5422
Rev. F | Page 23 of 44
–0.8
–1.0
–0.6
–0.4
0
0.8
–0.2
0.4
0.6
0.2
1.0
10 15 20 25 30 35 40
DNL E RROR (L S B)
AVDD (V)
TA = 25° C
0mA TO 24mA RANGE
AVSS = 0V
06996-015
Figure 54. Differential Nonlinearity Error vs. AVDD, Internal RSET
–0.010
–0.015
–0.005
0
0.010
0.005
0.020
0.015
0.025
10 15 20 25 30 35 40
TOTAL UNADJUST E D E RROR (% FSR)
AVDD (V)
TA = 25° C
0mA TO 24mA RANGE
AVSS = 0V
06996-016
Figure 55. Total Unadjusted Error vs. AVDD, External RSET
–0.15
–0.13
–0.11
–0.09
–0.07
–0.05
–0.03
–0.01
0.01
0.03
0.05
10 15 20 25 30 35 40
TOTAL UNADJUST E D E RROR (% FSR)
AVDD (V)
06996-032
TA = 25° C
0mA TO 24mA RANGE
AVSS = 0V
Figure 56. Total Unadjusted Error vs. AVDD, Internal RSET
0
0.5
1.0
1.5
2.0
2.5
–40 –20 020 40 60 80
HEADROOM VOLTAGE(V)
TEMPERATURE (°C)
AV
DD
= 15V
AV
SS
= 0V
I
OUT
= 24mA
R
LOAD
= 500Ω
06996-019
Figure 57. Compliance Voltage Headroom vs. Temperature
0
0.5
1.0
1.5
2.0
2.5
3.0
3.5
0100 200 300 400 500 600
OUTPUT CURRENT (µA)
TIME (µs)
AV
DD
= 24V
AV
SS
= 0V
T
A
= 25° C
R
LOAD
= 250Ω
06996-020
Figure 58. Output Current vs. Time on Power-Up
–50
–40
–30
–20
–10
0
10
20
00.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0
OUTPUT CURRE NT A)
TIME (µs)
AV
DD
= 24V
AV
SS
= 0V
T
A
= 25° C
R
LOAD
= 250Ω
06996-021
Figure 59. Output Current vs. Time on Output Enable
AD5412/AD5422 Data Sheet
Rev. F | Page 24 of 44
–10
0
10
20
30
40
50
60
70
0 5 10 15 20 25 30 35 40 45
LE AKAGE CURRENT (p A)
COMPLIANCE VOLTAGE (V)
TA = 25° C
AVDD = 40V
AVSS = 0V
OUTPUT DISABL E D
06996-028
Figure 60. Output Leakage Current vs. Compliance Voltage
–30
–20
–10
0
10
20
30
0246810 12 14 16 18 20
OUTPUT CURRE NT A)
TIME (µs)
AV
DD
= 24V
AV
SS
= 0V
T
A
= 25° C
R
LOAD
= 250Ω
0x8000 TO 0x7FFF
0x7FFF TO 0x8000
06996-049
Figure 61. Digital to Analog Glitch
0
5
10
15
20
25
–1 012345678
OUTPUT CURRE NT (mA)
TIME (µs)
T
A
= 25° C
AV
DD
= 24V
AV
SS
= 0V
R
LOAD
= 300Ω
06996-134
Figure 62. 4 mA to 20 mA Output Current Step
Data Sheet AD5412/AD5422
Rev. F | Page 25 of 44
TERMINOLOGY
Relative Accuracy or Integral Nonlinearity (INL)
For the DAC, relative accuracy, or INL, is a measure of the
maximum deviation, in LSBs, from a straight line passing
through the endpoints of the DAC transfer function. A typical
INL vs. code plot can be seen in Figure 17.
Differential Nonlinearity (DNL)
DNL is the difference between the measured change and the
ideal 1 LSB change between any two adjacent codes. A specified
differential nonlinearity of ±1 LSB maximum ensures monoton-
icity. This DAC is guaranteed monotonic by design. A typical
DNL vs. code plot can be seen in Figure 19.
Monotonicity
A DAC is monotonic if the output either increases or remains
constant for increasing digital input code. The AD5412/AD5422
are monotonic over their full operating temperature range.
Bipolar Zero Error
Bipolar zero error is the deviation of the analog output from the
ideal half-scale output of 0 V when the DAC register is loaded
with 0x8000 (straight binary coding) or 0x0000 (twos comple-
ment coding). A plot of bipolar zero error vs. temperature can
be seen in Figure 28.
Bipolar Zero Temperature Coefficient (TC)
Bipolar zero TC is a measure of the change in the bipolar zero
error with a change in temperature. It is expressed in ppm FSR/°C.
Full-Scale Error
Full-scale error is a measure of the output error when full-scale
code is loaded to the DAC register. Ideally, the output should be
full-scale − 1 LSB. Full-scale error is expressed in percent of
full-scale range (% FSR).
Negative Full-Scale Error/Zero-Scale Error
Negative full-scale error is the error in the DAC output voltage
when 0x0000 (straight binary coding) or 0x8000 (twos comple-
ment coding) is loaded to the DAC register. Ideally, the output
voltage should be negative full-scale 1 LSB. A plot of zero-
scale error vs. temperature can be seen in Figure 30.
Zero-Scale Temperature Coefficient (TC)
Zero-scale TC is a measure of the change in zero-scale error
with a change in temperature. Zero-scale error TC is expressed
in ppm FSRC.
Output Voltage Settling Time
Output voltage settling time is the amount of time it takes for the
output to settle to a specified level for a full-scale input change.
Slew Rate
The slew rate of a device is a limitation in the rate of change
of the output voltage. The output slewing speed of a voltage-
output DAC is usually limited by the slew rate of the amplifier
used at its output. Slew rate is measured from 10% to 90% of the
output signal and is expressed in V/µs.
Gain Error
Gain error is a measure of the span error of the DAC. It is the
deviation in slope of the DAC transfer characteristic from the
ideal expressed in % FSR. A plot of gain error vs. temperature
can be seen in Figure 29.
Gain Error Temperature Coefficient (TC)
Gain error TC is a measure of the change in gain error with
changes in temperature. Gain error TC is expressed in ppm
FSR/°C.
Total Unadjusted Error (TUE)
TUE is a measure of the output error taking all the various
errors into account, namely INL error, offset error, gain error,
and output drift over supplies, temperature, and time. TUE is
expressed in % FSR.
Current Loop Voltage Compliance
The maximum voltage at the IOUT pin for which the output
current is equal to the programmed value.
Power-On Glitch Energy
Power-on glitch energy is the impulse injected into the analog
output when the AD5412/AD5422 is powered on. It is specified
as the area of the glitch in nV-sec. See Figure 41 and Figure 58.
Digital-to-Analog Glitch Impulse
Digital-to-analog glitch impulse is the impulse injected into the
analog output when the input code in the DAC register changes
state, but the output voltage remains constant. It is normally
specified as the area of the glitch in nV-sec and is measured
when the digital input code is changed by 1 LSB at the major
carry transition (0x7FFF to 0x8000). See Figure 38 and
Figure 61.
Glitch Impulse Peak Amplitude
Glitch impulse peak amplitude is the peak amplitude of the
impulse injected into the analog output when the input code in
the DAC register changes state. It is specified as the amplitude
of the glitch in millivolt and is measured when the digital input
code is changed by 1 LSB at the major carry transition (0x7FFF
to 0x8000). See Figure 38 and Figure 61.
Digital Feedthrough
Digital feedthrough is a measure of the impulse injected into
the analog output of the DAC from the digital inputs of the
DAC but is measured when the DAC output is not updated.
It is specified in nV-sec and measured with a full-scale code
change on the data bus.
AD5412/AD5422 Data Sheet
Rev. F | Page 26 of 44
Power Supply Rejection Ratio (PSRR)
PSRR indicates how the output of the DAC is affected by changes
in the power supply voltage.
Voltage Reference TC
Voltage reference TC is a measure of the change in the reference
output voltage with a change in temperature. The reference TC
is calculated using the box method, which defines the TC as the
maximum change in the reference output over a given temperature
range expressed in ppmC, as follows:
6
10×
×
=TempRangeV
VV
TC
REFnom
REFminREFmax
where:
VREFmax is the maximum reference output measured over the
total temperature range.
VREFmin is the minimum reference output measured over the total
temperature range.
VREFnom is the nominal reference output voltage, 5 V.
TempRange is the specified temperature range, −40°C to +85°C.
Load Regulation
Load regulation is the change in reference output voltage due to
a specified change in load current. It is expressed in ppm/mA.
Data Sheet AD5412/AD5422
Rev. F | Page 27 of 44
THEORY OF OPERATION
The AD5412/AD5422 are precision digital-to-current loop and
voltage output converters designed to meet the requirements of
industrial process control applications. They provide a high
precision, fully integrated, low cost single-chip solution for
generating current loop and unipolar/bipolar voltage outputs.
Current ranges are 0 mA to 20 mA, 0 mA to 24 mA, and 4 mA
to 20 mA; the voltage ranges available are 0 V to 5 V, ± 5 V, 0 V
to 10 V, and ±10 V; a 10% overrange is available on all voltage
output ranges. The current and voltage outputs are available on
separate pins, and only one is active at any time. The desired
output configuration is user selectable via the control register.
ARCHITECTURE
The DAC core architecture of the AD5412/AD5422 consists
of two matched DAC sections. A simplified circuit diagram is
shown in Figure 63. The four MSBs of the 12-/16-bit data-word
are decoded to drive 15 switches, E1 to E15. Each of these switches
connects one of 15 matched resistors to either ground or the
reference buffer output. The remaining 8/12 bits of the data-
word drive the S0 to S7/S11 switches of an 8-/12-bit voltage
mode R-2R ladder network.
8-12 BIT R-2R LADDER FO UR M S Bs DE CODED INTO
15 EQUAL SEGMENTS
2R 2R
S0 S1 S7/S11 E1 E2 E15
V
OUT
2R 2R 2R 2R 2R
06996-057
Figure 63. DAC Ladder Structure
The voltage output from the DAC core is either converted to
a current (see Figure 64) which is then mirrored to the supply
rail so that the application simply sees a current source output
with respect to ground or it is buffered and scaled to output a
software selectable unipolar or bipolar voltage range (see
Figure 65). The current and voltage are output on separate
pins and cannot be output simultaneously.
12-/16-BIT
DAC A1
AV
DD
I
OUT
A2
T1
T2
R
SET
R2 R3
06996-058
Figure 64. Voltage-to-Current Conversion Circuitry
06996-059
12-/16-BIT
DAC RANGE
SCALING
V
CM
REFIN
+V
SENSE
V
OUT
–V
SENSE
R1
R
LOAD
–1V TO +3V
AD5412/AD5422
Figure 65. Voltage Output
Voltage Output Amplifier
The voltage output amplifier is capable of generating both
unipolar and bipolar output voltages. It is capable of driving
a load of 1 kΩ in parallel with 1 µF (with an external compen-
sation capacitor) to GND. The source and sink capabilities of
the output amplifier can be seen in Figure 35. The slew rate
is 1 V/µs with a full-scale settling time of 25 µs maximum (10 V
step). Figure 65 shows the voltage output driving a load, RLOAD,
on top of a common-mode voltage (VCM) of1 V to +3 V. In
output module applications where a cable could possibly
become disconnected from +VSENSE, resulting in the amplifier
loop being broken and possibly resulting in large destructive
voltages on VOUT, include an optional resistor (R1) between
+VSENSE and VOUT, as shown in Figure 65, of a value between
2 kΩ and 5 kΩ to ensure the amplifier loop is kept closed. If
remote sensing of the load is not required, connect +VSENSE
directly to VOUT and connect −VSENSE directly to GND. When
changing ranges on the voltage output, a glitch may occur. For
this reason, it is recommended that the output be disabled by
setting the OUTEN bit of the control register to logic low before
changing the output voltage range; this prevents a glitch from
occurring.
Driving Large Capacitive Loads
The voltage output amplifier is capable of driving capacitive
loads of up to 1 µF with the addition of a nonpolarized 4 nF
compensation capacitor between the CCOMP and VOUT pins.
Without the compensation capacitor, up to 20 nF capacitive
loads can be driven.
AD5412/AD5422 Data Sheet
Rev. F | Page 28 of 44
SERIAL INTERFACE
The AD5412/AD5422 are controlled over a versatile 3-wire
serial interface that operates at clock rates of up to 30 MHz. It is
compatible with SPI, QSPI™, MICROWIRE, and DSP standards.
Input Shift Register
The input shift register is 24 bits wide. Data is loaded into the
device MSB first as a 24-bit word under the control of a serial
clock input, SCLK. Data is clocked in on the rising edge of
SCLK. The input register consists of eight address bits and
16 data bits, as shown in Table 7. The 24-bit word is uncondi-
tionally latched on the rising edge of the LATCH pin. Data
continues to be clocked in irrespective of the state of LATCH.
On the rising edge of LATCH, the data that is present in the
input register is latched; in other words, the last 24 bits to be
clocked in before the rising edge of LATCH is the data that is
latched. The timing diagram for this operation is shown in
Figure 2.
Table 7. Input Shift Register Format
MSB
LSB
D23 to D16 D15 to D0
Address byte Data-word
Table 8. Address Byte Functions
Address Word
Function
00000000
No operation (NOP)
00000001
Data register
00000010 Readback register value as per read address
(see Table 9)
01010101 Control register
01010110 Reset register
Standalone Operation
The serial interface works with both a continuous and noncon-
tinuous serial clock. A continuous SCLK source can be used
only if LATCH is taken high after the correct number of data
bits have been clocked in. In gated clock mode, a burst clock
containing the exact number of clock cycles must be used, and
LATCH must be taken high after the final clock to latch the
data. The rising edge of SCLK that clocks in the MSB of the
data-word marks the beginning of the write cycle. Exactly 24
rising clock edges must be applied to SCLK before LATCH is
brought high. If LATCH is brought high before the 24th rising
SCLK edge, the data written is invalid. If more than 24 rising
SCLK edges are applied before LATCH is brought high, the
input data is also invalid.
CONTROLLER
DATA IN
DATA OUT
SERIAL CLOCK
CONTROL O UT
AD5412/
AD5422
1
SDO
SDIN
SCLK
LATCH
AD5412/
AD5422
1
SDO
SDIN
SCLK
LATCH
AD5412/
AD5422
1
SDO
SDIN
SCLK
LATCH
1ADDITIONAL PINS OMITTED FOR CLARITY.
06996-060
Figure 66. Daisy Chaining the AD5412/AD5422
Daisy-Chain Operation
For systems that contain several devices, the SDO pin can be
used to daisy-chain the devices together as shown in Figure 66.
This daisy-chain mode can be useful in system diagnostics and
in reducing the number of serial interface lines. Daisy-chain
mode is enabled by setting the DCEN bit of the control register
to 1. The first rising edge of SCLK that clocks in the MSB of the
data-word marks the beginning of the write cycle. SCLK is
continuously applied to the input shift register. If more than 24
clock pulses are applied, the data ripples out of the shift register
and appears on the SDO line. This data is valid on the rising
edge of SCLK, having been clocked out on the previous falling
SCLK edge. By connecting the SDO of the first device to the
SDIN input of the next device in the chain, a multidevice
interface is constructed. Each device in the system requires
24 clock pulses. Therefore, the total number of clock cycles
must equal 24 × n, where n is the total number of AD5412/
AD5422 devices in the chain. When the serial transfer to all
devices is complete, LATCH is taken high. This latches the
input data in each device in the daisy chain. The serial clock can
be a continuous or a gated clock.
A continuous SCLK source can be used only if LATCH is taken
high after the correct number of clock cycles. In gated clock
mode, a burst clock containing the exact number of clock cycles
must be used, and LATCH must be taken high after the final
clock to latch the data (see Figure 4 for a timing diagram).
Data Sheet AD5412/AD5422
Rev. F | Page 29 of 44
Readback Operation
Readback mode is invoked by setting the address byte and
read address when writing to the input register (see Table 9 and
Table 11). The next write to the AD5412/AD5422 should be a
NOP command, which clocks out the data from the previously
addressed register as shown in Figure 3.
By default the SDO pin is disabled after having addressed the
AD5412/AD5422 for a read operation; a rising edge on LATCH
enables the SDO pin in anticipation of data being clocked out.
After the data has been clocked out on SDO, a rising edge on
LATCH disables (tristate) the SDO pin. To read back the data
register, for example, implement the following sequence:
1. Write 0x020001 to the input register. This configures the
part for read mode with the data register selected.
2. Follow this with a second write: a NOP condition, which is
0x000000. During this write, the data from the register is
clocked out on the SDO line.
Table 9. Read Address Decoding
Read Address
Function
00 Read status register
01 Read data register
10 Read control register
POWER-ON STATE
During power-on of the AD5412/AD5422, the power-on-reset
circuit ensures that all registers are loaded with zero-code. As
such, both outputs are disabled; that is, the VOUT and IOUT pins
are in tristate. The +VSENSE pin is internally connected to ground
through a 40 kΩ resistor. Therefore, if the VOUT and +VSENSE pins
are connected together, VOUT is effectively clamped to ground
through a 40 kΩ resistor. Also upon power-on, internal
calibration registers are read, and the data is applied to internal
calibration circuitry. For a reliable read operation, there must be
sufficient voltage on the AVDD supply when the read event is
triggered by the DVCC power supply powering up. Powering up
the DVCC supply after the AVDD supply ensures this. If DVCC and
AVDD are powered up simultaneously or the internal DVCC is
enabled, the supplies should be powered up at a rate greater
than, typically, 500 V/sec or 24 V/50 ms. If this cannot be
achieved, issue a reset command to the AD5412/AD5422 after
power-on; this performs a power-on-reset event, reading the
calibration registers and ensures specified operation of the
AD5412/AD5422. To ensure correct calibration and to allow the
internal reference to settle to its correct trim value, 40 µs should
be allowed after a successful power on reset.
Voltage Output
For a unipolar voltage output range, the output voltage can be
expressed as
×= N
REFIN
OUT
D
GainVV
2
For a bipolar voltage output range, the output voltage can be
expressed as
22
REFIN
N
REFIN
OUT
VGain
D
GainVV ×
×=
where:
D is the decimal equivalent of the code loaded to the DAC.
N is the bit resolution of the DAC.
VREFIN is the reference voltage applied at the REFIN pin.
Gain is an internal gain whose value depends on the output
range selected by the user as shown in Table 10.
Table 10. Internal Gain Value
Output Range Gain Value
+5 V 1
+10 V 2
±5 V 2
±10 V 4
Current Output
For the 0 mA to 20 mA, 0 mA to 24 mA, and 4 mA to 20 mA
current output ranges, the output current is respectively
expressed as
DI N
OUT ×
=2
mA20
DI N
OUT ×
=2
mA24
mA4
2
mA16 +×
=DI N
OUT
where:
D is the decimal equivalent of the code loaded to the DAC.
N is the bit resolution of the DAC.
Table 11. Input Shift Register Contents for a Read Operation
MSB LSB
D23 D22 D21 D20 D19 D18 D17 D16 D15 to D2 D1 D0
0 0 0 0 0 0 1 0 X
1
Read address
1 X = don’t care.
AD5412/AD5422 Data Sheet
Rev. F | Page 30 of 44
DATA REGISTER
The data register is addressed by setting the address word of the input shift register to 0x01. The data to be written to the data register is
entered in the D15 to D4 positions for the AD5412 and the D15 to D0 positions for the AD5422, as shown in Table 12 and Table 13.
Table 12. Programming the AD5412 Data Register
MSB LSB
D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0
12-bit data-word X X X X
Table 13. Programming the AD5422 Data Register
MSB LSB
D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0
16-bit data-word
CONTROL REGISTER
The control register is addressed by setting the address word of the input shift register to 0x55. The data to be written to the control
register is entered in the D15 to D0 positions, as shown in Table 14. The control register functions are shown in Table 15.
Table 14. Programming the Control Register
MSB LSB
D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0
CLRSEL OVRRNG REXT OUTEN SR clock SR step SREN DCEN R2 R1 R0
Table 15. Control Register Functions
Option
Description
CLRSEL See Table 21 for a description of the CLRSEL operation.
OVRRNG Setting this bit increases the voltage output range by 10% (see the AD5412/AD5422 Features section).
REXT Setting this bit selects the external current setting resistor (see the AD5412/AD5422 Features section). When
using an external current setting resistor, it is recommended to only set REXT when also setting the OUTEN
bit. Alternately, REXT can be set before the OUTEN bit is set, but the range (see Table 16) must be changed
on the write in which the output is enabled.
OUTEN Output enable. This bit must be set to enable the outputs. The range bits select which output is functional.
SR clock
Digital slew rate control (see the AD5412/AD5422 Features section).
SR step Digital slew rate control (see the AD5412/AD5422 Features section).
SREN Digital slew rate control enable.
DCEN Daisy chain enable.
R2, R1, R0 Output range select (see Table 16).
Table 16. Output Range Options
R2 R1 R0 Output Range Selected
0
0
0
0 V to 5 V voltage range
0 0 1 0 V to 10 V voltage range
0 1 0 ±5 V voltage range
0 1 1 ±10 V voltage range
1 0 1 4 mA to 20 mA current range
1 1 0 0 mA to 20 mA current range
1 1 1 0 mA to 24 mA current range
Data Sheet AD5412/AD5422
Rev. F | Page 31 of 44
RESET REGISTER
The reset register is addressed by setting the address word of the input shift register to 0x56. The data to be written to the reset register is
entered in the D0 position as shown in Table 17. The reset register options are shown in Table 17 and Table 18.
Table 17. Programming the Reset Register
MSB LSB
D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0
Reserved Reset
Table 18. Reset Register Functions
Option Description
Reset Setting this bit performs a reset operation, restoring the AD5412/AD5422 to its power-on state.
STATUS REGISTER
The status register is a read-only register. The status register functionality is shown in Table 19 and Table 20.
Table 19. Decoding the Status Register
MSB LSB
D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0
Reserved I
OUT
fault Slew active Over temp
Table 20. Status Register Functions
Option Description
IOUT Fault
This bit is set if a fault is detected on the IOUT pin.
Slew Active This bit is set while the output value is slewing (slew rate control enabled).
Over Temp This bit is set if the AD5412/AD5422 core temperature exceeds ~150°C.
AD5412/AD5422 Data Sheet
Rev. F | Page 32 of 44
AD5412/AD5422 FEATURES
FAULT ALERT
The AD5412/AD5422 are equipped with a FAULT pin, which
is an open-drain output allowing several AD5412/AD5422
devices to be connected together to one pull-up resistor for
global fault detection. The FAULT pin is forced active by one
of the following fault scenarios:
The voltage at IOUT attempts to rise above the compliance
range, due to an open-loop circuit or insufficient power
supply voltage. The IOUT current is controlled by a PMOS
transistor and internal amplifier, as shown in Figure 64.
The internal circuitry that develops the fault output avoids
using a comparator with window limits because this would
require an actual output error before the FAULT output
becomes active. Instead, the signal is generated when the
internal amplifier in the output stage has less than ~1 V
of remaining drive capability (when the gate of the output
PMOS transistor nearly reaches ground). Thus, the FAULT
output activates slightly before the compliance limit is
reached. Because the comparison is made within the
feedback loop of the output amplifier, the output accuracy
is maintained by its open-loop gain, and an output error
does not occur before the FAULT output becomes active.
If the core temperature of the AD5412/AD5422 exceeds
approximately 150°C.
The IOUT fault and over temp bits of the status register are used
in conjunction with the FAULT pin to inform the user which
one of the fault conditions caused the FAULT pin to be asserted
(see Table 19 and Table 20).
VOLTAGE OUTPUT SHORT CIRCUIT PROTECTION
Under normal operation, the voltage output sinks/sources
10 mA. The maximum current that the voltage output delivers
is ~20 mA; this is the short-circuit current.
VOLTAGE OUTPUT OVERRANGE
An overrange facility is provided on the voltage output. When
enabled via the control register, the selected output range is
overranged by, typically, 10%.
VOLTAGE OUTPUT FORCE-SENSE
The +VSENSE andVSENSE pins are provided to facilitate remote
sensing of the load connected to the voltage output. If the load
is connected at the end of a long or high impedance cable,
sensing the voltage at the load allows the output amplifier to
compensate and ensure that the correct voltage is applied across
the load. This function is limited only by the available power
supply headroom.
ASYNCHRONOUS CLEAR (CLEAR)
The CLEAR pin is an active high clear that allows the voltage
output to be cleared to either zero-scale code or midscale code,
user selectable via the CLEAR SELECT pin, or the CLRSEL bit
of the control register, as described in Table 21. (The clear select
feature is a logical OR function of the CLEAR SELECT pin and
the CLRSEL bit.) The current output clears to the bottom of its
programmed range. It is necessary for CLEAR to be high for a
minimum amount of time to complete the operation (see
Figure 2). When the CLEAR signal is returned low, the output
remains at the cleared value. The preclear value can be restored
by pulsing the LATCH signal low without clocking any data. A
new value cannot be programmed until the CLEAR pin is
returned low.
Table 21. CLRSEL Options
CLRSEL
Output Value
Unipolar Output Range Bipolar Output Range
0 0 V 0 V
1 Midscale Negative full scale
In addition to defining the output value for a clear operation,
the CLRSEL bit and CLEAR SELECT pin also define the default
output value. During selection of a new voltage range, the
output value is as defined in Table 21. To avoid glitches on the
output, it is recommended that, before changing voltage ranges,
the user disable the output by setting the OUTEN bit of the
control register to logic low. When OUTEN is set to logic high,
the output goes to the default value as defined by CLRSEL and
CLEAR SELECT.
INTERNAL REFERENCE
The AD5412/AD5422 contain an integrated 5 V voltage
reference with initial accuracy of ±5 mV maximum and a
temperature drift coefficient of ±10 ppm/°C maximum. The
reference voltage is buffered and externally available for use
elsewhere within the system. See Figure 16 for a load regulation
graph of the integrated reference.
EXTERNAL CURRENT SETTING RESISTOR
RSET is an internal sense resistor as part of the voltage-to-current
conversion circuitry (see Figure 64). The stability of the output
current over temperature is dependent on the stability of the
value of RSET. As a method of improving the stability of the
output current over temperature, an external precision 15
low drift resistor can be connected to the RSET pin of the
AD5412/AD5422 to be used instead of the internal resistor
(RSET). The external resistor is selected via the control register
(see Table 14).
Data Sheet AD5412/AD5422
Rev. F | Page 33 of 44
DIGITAL POWER SUPPLY
By default, the DVCC pin accepts a power supply of 2.7 V to
5.5 V. Alternatively, via the DVCC SELECT pin, an internal 4.5 V
power supply can be output on the DVCC pin for use as a digital
power supply for other devices in the system or as a termination
for pull-up resistors. This facility offers the advantage of not
having to bring a digital supply across an isolation barrier. The
internal power supply is enabled by leaving the DVCC SELECT
pin unconnected. To disable the internal supply, tie DVCC
SELECT to 0 V. DVCC is capable of supplying up to 5 mA of
current (for a load regulation graph, see Figure 10).
EXTERNAL BOOST FUNCTION
The addition of an external boost transistor, as shown in
Figure 67, reduces the power dissipated in the AD5412/AD5422
by reducing the current flowing in the on-chip output transistor
(dividing it by the current gain of the external circuit). A
discrete NPN transistor with a breakdown voltage, BVCEO,
greater than 40 V can be used. The external boost capability
has been developed for users who may wish to use the
AD5412/AD5422 at the extremes of the supply voltage, load
current, and temperature range. The boost transistor can also
be used to reduce the amount of temperature-induced drift in
the part. This minimizes the temperature-induced drift of the
on-chip voltage reference, which improves on drift and
linearity.
BOOST MJD31C
OR
PBSS8110Z
R
LOAD
0.022µF 1kΩ
AD5412/
AD5422
I
OUT
06996-061
Figure 67. External Boost Configuration
EXTERNAL COMPENSATION CAPACITOR
The voltage output can ordinarily drive capacitive loads of up to
20 nF; if there is a requirement to drive greater capacitive loads,
of up to 1 µF, an external compensation capacitor can be con-
nected between the CCOMP and VOUT pins. The addition of the
capacitor keeps the output voltage stable but also reduces the
bandwidth and increases the settling time of the voltage output.
HART COMMUNICATION
The AD5412/AD5422 (LFCSP version only) contain a CAP2
pin, into which a HART signal can be coupled. The HART
signal appears on the current output if the output is enabled. To
achieve a 1 mA peak-to-peak current, the signal amplitude at
the CAP2 pin must be 48 mV peak-to-peak. Assuming that the
modem output amplitude is 500 mV peak-to-peak, its output
must be attenuated by 500/48 = 10.42. If this voltage is used, the
current output should meet the HART amplitude specifications.
Figure 68 shows the recommended circuit for attenuating and
coupling in the HART signal.
HART MODEM
OUTPUT
C1
C2 CAP2
AVDD
06996-051
Figure 68. Coupling HART Signal
In determining the absolute values of the capacitors, ensure that
the FSK output from the modem is passed undistorted. Thus,
the bandwidth presented to the modem output signal must pass
1200 Hz and 2200 Hz frequencies. The recommended values
are C1 = 2.2 nF and C2 = 22 nF. Digitally controlling the slew
rate of the output is necessary to meet the analog rate of change
requirements for HART.
DIGITAL SLEW RATE CONTROL
The slew rate control feature of the AD5412/AD5422 allows the
user to control the rate at which the output voltage or current
changes. With the slew rate control feature disabled, the output
changes at a rate limited by the output drive circuitry and the
attached load. See Figure 62 for current output step and
Figure 36 for voltage output step. To reduce the slew rate, enable
the slew rate control feature. With the feature enabled via the
SREN bit of the control register (see Table 14), the output, instead
of slewing directly between two values, steps digitally at a rate
defined by two parameters accessible via the control register, as
shown in Table 14. The parameters are set by the SR clock and
SR step bits. SR clock defines the rate at which the digital slew is
updated; SR step defines by how much the output value changes
at each update. Both parameters together define the rate of
change of the output voltage or current. Table 22 and Table 23
outline the range of values for both the SR clock and SR step
parameters. Figure 69 shows the output current changing for
ramp times of 10 ms, 50 ms, and 100 ms.
Table 22. Slew Rate Step Size Options
SR Step
AD5412 Step Size
(LSB)
AD5422 Step
Size (LSB)
000 1/16 1
001 1/8 2
010 1/4 4
011 1/2 8
100
1
16
101 2 32
110 4 64
111 8 128
AD5412/AD5422 Data Sheet
Rev. F | Page 34 of 44
Table 23. Slew Rate Update Clock Options
SR Clock Update Clock Frequency (Hz)
0000 257,730
0001 198,410
0010 152,440
0011 131,580
0100 115,740
0101 69,440
0110 37,590
0111 25,770
1000 20,160
1001 16,030
1010 10,290
1011 8280
1100 6900
1101 5530
1110 4240
1111
3300
The time it takes for the output to slew over a given output
range can be expressed as follows:
SizeLSBFrequencyClockUpdateSizeStep
ChangeOutput
TimeSlew ××
= (1)
where:
Slew Time is expressed in seconds.
Output Change is expressed in amps for IOUT or volts for VOUT.
When the slew rate control feature is enabled, all output
changes change at the programmed slew rate; if the CLEAR
pin is asserted, the output slews to the zero-scale value at the
programmed slew rate. The output can be halted at its current
value with a write to the control register. To avoid halting the
output slew, the slew active bit (see Table 19) can be read to
check that the slew has completed before writing to any of the
AD5410/AD5420 registers. The update clock frequency for any
given value is the same for all output ranges. The step size,
however, varies across output ranges for a given value of step
size because the LSB size is different for each output range.
Table 24 shows the range of programmable slew times for a full-
scale change on any of the output ranges. The values in Table 24
were obtained using Equation 1.
The digital slew rate control feature results in a staircase
formation on the current output, as shown in Figure 73. This
figure also shows how the staircase can be removed by
connecting capacitors to the CAP1 and CAP2 pins, as described
in the IOUT Filtering Capacitors (LFCSP Package) section.
0
5
10
15
20
25
–10 010 20 30 40 50 60 70 80 90 100 110
OUTPUT CURRE NT (mA)
TIME (ms)
T
A
= 25° C
AV
DD
= 24V
R
LOAD
= 300Ω
06996-139
10ms RAMP, SR CL OCK = 0x1, S R S TEP = 0x5
50ms RAMP, SR CL OCK = 0xA, S R S TEP = 0x7
100ms RAMP, SR CL OCK = 0x8, S R S TEP = 0x5
Figure 69. Output Current Slewing Under Control of the Digital Slew Rate
Control Feature
IOUT FILTERING CAPACITORS (LFCSP PACKAGE)
Capacitors can be placed between CAP1 and AVDD, and CAP2
and AVDD, as shown in Figure 70.
CAP1
AV
DD
C1 C2
AV
DD
AD5412/
AD5422
CAP2
GND
06996-062
I
OUT
Figure 70. IOUT Filtering Capacitors
The CAP1 and CAP2 pins are available only on the LFCSP
package. The capacitors form a filter on the current output
circuitry, as shown in Figure 71, reducing the bandwidth and
the slew rate of the output current. Figure 72 shows the effect
the capacitors have on the slew rate of the output current. To
achieve significant reductions in the rate of change, very large
capacitor values are required, which may not be suitable in
some applications. In this case, the digital slew rate control
feature can be used. The capacitors can be used in conjunction
with the digital slew rate control feature as a means of
smoothing out the steps caused by the digital code increments,
as shown in Figure 73.
Data Sheet AD5412/AD5422
Rev. F | Page 35 of 44
DAC I
OUT
BOOST
CAP1 CAP2
C1
R1
C2
AV
DD
4kΩ
12.5kΩ
40Ω
06996-063
Figure 71. IOUT Filter Circuitry
0
5
–0.5 00.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0
10
15
20
25
OUTPUT CURRENT (mA)
TIME (ms)
T
A
=25°C
AV
DD
=24V
R
LOAD
=300
06996-142
NO CAPACITOR
10nF ON CAP1
10nF ON CAP2
47nF ON CAP1
47nF ON CAP2
Figure 72. Slew Controlled 4 mA to 20 mA Output Current Step Using
External Capacitors on the CAP1 and CAP2 Pins
6.1
6.2
6.3
6.4
6.5
6.6
6.7
6.8
–1 012345678
OUTPUT CURRE NT (mA)
TIME (ms)
T
A
= 25° C
AV
DD
= 24V
R
LOAD
= 300Ω
NO E X TERNAL CAP S
10nF ON CAP 1
10nF ON CAP 2
06996-043
Figure 73. Smoothing Out the Steps Caused by the Digital Slew
Rate Control Feature
Table 24. Programmable Slew Time Values in Seconds for a Full-Scale Change on Any Output Range
Update Clock
Frequency (Hz)
Step Size (LSB)
1 2 4 8 16 32 64 128
257,730 0.25 0.13 0.06 0.03 0.016 0.008 0.004 0.0020
198,410 0.33 0.17 0.08 0.04 0.021 0.010 0.005 0.0026
152,440 0.43 0.21 0.11 0.05 0.027 0.013 0.007 0.0034
131,580 0.50 0.25 0.12 0.06 0.031 0.016 0.008 0.0039
115,740 0.57 0.28 0.14 0.07 0.035 0.018 0.009 0.0044
69,440 0.9 0.47 0.24 0.12 0.06 0.03 0.015 0.007
37,590 1.7 0.87 0.44 0.22 0.11 0.05 0.03 0.014
25,770 2.5 1.3 0.64 0.32 0.16 0.08 0.04 0.020
20,160 3.3 1.6 0.81 0.41 0.20 0.10 0.05 0.025
16,030
4.1
2.0
1.0
0.51
0.26
0.13
0.06
0.03
10,290 6.4 3.2 1.6 0.80 0.40 0.20 0.10 0.05
8280 7.9 4.0 2.0 1.0 0.49 0.25 0.12 0.06
6900 9.5 4.8 2.4 1.2 0.59 0.30 0.15 0.07
5530 12 5.9 3.0 1.5 0.74 0.37 0.19 0.09
4240 15 7.7 3.9 1.9 0.97 0.48 0.24 0.12
3300 20 9.9 5.0 2.5 1.24 0.62 0.31 0.16
AD5412/AD5422 Data Sheet
Rev. F | Page 36 of 44
APPLICATIONS INFORMATION
VOLTAGE AND CURRENT OUTPUT RANGES ON
THE SAME TERMINAL
The current and voltage output pins can be connected together.
A buffer amplifier is required however to prevent a current
leakage path through an internal 40k resistor on the +Vsense
pin, when the device is in current output mode. In current
mode the VOUT pin is high impedance while in voltage output
mode, the IOUT pin is high impedance and will not affect the
voltage output.
IOUT
AD5412/
AD5422
IOUT/VOUT
+VSENSE
–VSENSE
VOUT
RSET
OP07/OP184
06996-071
Figure 74. Isolated Interface
DRIVING INDUCTIVE LOADS
When driving inductive or poorly defined loads, connect a
0.01 µF capacitor between IOUT and GND. This ensures stability
with loads above 50 mH. There is no maximum capacitance
limit. The capacitive component of the load may cause slower
settling. The digital slew rate control feature may also prove
useful in this situation.
TRANSIENT VOLTAGE PROTECTION
The AD5412/AD5422 contain ESD protection diodes that
prevent damage from normal handling. The industrial control
environment can, however, subject I/O circuits to much higher
transients. To protect the AD5412/AD5422 from excessively
high voltage transients, external power diodes and a surge
current limiting resistor are required, as shown in Figure 75.
The constraint on the resistor value is that, during normal
operation, the output level at IOUT must remain within its voltage
compliance limit of AVDD – 2.5 V, and the two protection diodes
and resistor must have appropriate power ratings. Further
protection can be provided with transient voltage suppressors or
transorbs; these are available as both unidirectional suppressors
(protect against positive high voltage transients) and
bidirectional suppressors (protect against both positive and
negative high voltage transients) and are available in a wide
range of standoff and breakdown voltage ratings. It is
recommended that all field connected nodes be protected.
AV
DD
I
OUT
R
LOAD
R
P
AV
DD
AD5412/
AD5422
GND
06996-064
Figure 75. Output Transient Voltage Protection
GALVANICALLY ISOLATED INTERFACE
In many process control applications, it is necessary to provide
an isolation barrier between the controller and the unit being
controlled to protect and isolate the controlling circuitry from
any hazardous common-mode voltages that may occur. The
iCoupler® products from Analog Devices, Inc., provide voltage
isolation in excess of 2.5 kV. The serial loading structure of the
AD5412/AD5422 makes the parts ideal for isolated interfaces
because the number of interface lines is kept to a minimum.
Figure 76 shows a 4-channel isolated interface to the AD5412/
AD5422 using an ADuM1400. For further information, visit
http://www.analog.com/icouplers.
ENCODE
SERIAL
CLOCK IN
CONTROLLER
ADuM1400
1
SERIAL
DATA OUT
SYNC OUT
CONTROL
OUT
DECODE TO
SCLK
TO
SDIN
TO
LATCH
TO
CLEAR
V
IA
V
OA
ENCODE DECODE
V
IB
V
OB
ENCODE DECODE
V
IC
V
OC
ENCODE DECODE
V
ID
V
OD
06996-065
1
ADDITIONAL PINS OMITTED FOR CLARITY.
Figure 76. Isolated Interface
MICROPROCESSOR INTERFACING
Microprocessor interfacing to the AD5412/AD5422 is via a serial
bus that uses a protocol compatible with microcontrollers and
DSP processors. The communications channel is a 3-wire
minimum interface consisting of a clock signal, a data signal,
and a latch signal. The AD5412/AD5422 require a 24-bit data-
word with data valid on the rising edge of SCLK.
For all interfaces, the DAC output update is initiated on the
rising edge of LATCH. The contents of the registers can be
read using the readback function.
Data Sheet AD5412/AD5422
Rev. F | Page 37 of 44
LAYOUT GUIDELINES
In any circuit where accuracy is important, careful consideration of
the power supply and ground return layout helps to ensure the
rated performance. Design the printed circuit board (PCB) on
which the AD5412/AD5422 is mounted so that the analog and
digital sections are separated and confined to certain areas of the
board. If the AD5412/AD5422 is in a system where multiple
devices require an analog ground-to-digital ground connection,
make the connection at one point only. Establish the star ground
point as close as possible to the device.
The AD5412/AD5422 should have ample supply bypassing of 10
µF in parallel with 0.1 µF on each supply located as close to the
package as possible, ideally right up against the device. The 10
µF capacitors are the tantalum bead type. The 0.1 µF capacitor
should have low effective series resistance (ESR) and low effective
series inductance (ESI), such as the common ceramic types,
which provide a low impedance path to ground at high frequencies
to handle transient currents due to internal logic switching.
The power supply lines of the AD5412/AD5422 should use as
large a trace as possible to provide low impedance paths and reduce
the effects of glitches on the power supply line. Fast switching
signals such as clocks should be shielded with a digital ground
to avoid radiating noise to other parts of the board. Never run these
near the reference inputs. A ground line routed between the SDIN
and SCLK lines helps reduce crosstalk between them (this is not
required on a multilayer board that has a separate ground plane,
but separating the lines helps). It is essential to minimize noise
on the REFIN line because it couples through to the DAC output.
Avoid crossover of digital and analog signals. Traces on
opposite sides of the PCB should run at right angles to each
other. This reduces the effects of feed through the board. A
microstrip technique is by far the best but not always possible
with a double-sided board. In this technique, the component
side of the board is dedicated to the ground plane, and signal
traces are placed on the solder side.
THERMAL AND SUPPLY CONSIDERATIONS
The AD5412/AD5422 are designed to operate at a maximum
junction temperature of 125°C. It is important that the devices
not be operated under conditions that cause the junction
temperature to exceed this value. Excessive junction tempera-
ture can occur if the AD5412/AD5422 are operated from the
maximum AVDD while driving the maximum current (24 mA)
directly to ground. In this case, control the ambient temperature
or reduce AVDD. The conditions depend on the device package.
At the maximum ambient temperature of 85°C, the 24-lead TSSOP
package can dissipate 950 mW, and the 40-lead LFCSP package
can dissipate 1.42 W.
To ensure that the junction temperature does not exceed 125°C
while driving the maximum current of 24 mA directly into ground
(also adding an on-chip current of 3 mA), reduce AVDD from the
maximum rating to ensure that the package is not required to
dissipate more power than previously stated (see Table 25,
Figure 77, and Figure 78).
0
0.5
1.0
1.5
2.0
2.5
40 45 50 55 60 65 70 75 80 85
AMBI E NT TE M P E RATURE (°C)
POWER DISSIPATI O N (W)
LFCSP
TSSOP
06996-066
Figure 77. Maximum Power Dissipation vs. Ambient Temperature
25
27
29
31
33
35
37
39
41
43
45
25 35 45 55 65 75 85
AMBI E NT TE M P E RATURE (°C)
SUPPLY VOLT AGE (V)
06996-067
TSSOP
LFCSP
Figure 78. Maximum Supply Voltage vs. Ambient Temperature
AD5412/AD5422 Data Sheet
Rev. F | Page 38 of 44
Table 25. Thermal and Supply Considerations for Each Package
Considerations TSSOP LFCSP
Maximum Allowed Power
Dissipation When Operating at
an Ambient Temperature of 85°C
mW950
42 85125 =
=
JA
AJ TmaxT
θ
W42.1
28 85125 =
=
JA
AJ
TmaxT
θ
Maximum Allowed Ambient
Temperature When Operating
from a Supply of 40 V and Driving
24 mA Directly to Ground
C7842)028.040(125 °=××=×
JADJ
PmaxT
θ
C9428)028.040(125 °=××=×
JADJ
PmaxT
θ
Maximum Allowed Supply
Voltage When Operating at an
Ambient Temperature of 85°C
and Driving 24 mA Directly to
Ground
V34
42028.0
85125 =
×
=
×
JADD
AJ
AI
TmaxT
θ
V51
28028.0 85125 =
×
=
×
JADD
AJ
AI TmaxT
θ
INDUSTRIAL ANALOG OUTPUT MODULE
Many industrial control applications have requirements for
accurately controlled current and voltage output signals. The
AD5412/AD5422 are ideal for such applications. Figure 80 shows
the AD5412/AD5422 in a circuit design for an output module,
specifically for use in an industrial control application. The design
provides for a current or voltage output. The module is powered
from a field supply of 24 V. This supplies AVDD directly. An inverting
buck regulator generates the negative supply for AVSS. For transient
overvoltage protection, transient voltage suppressors (TVS) are
placed on all field accessible connections. A 24 V volt TVS is placed
on each IOUT, VOUT, +VSENSE, and VSENSE connection, and a 36 V TVS
is placed on the field supply input. For added protection, clamping
diodes are connected from the IOUT, VOUT, +VSENSE, and −VSENSE
pins to the AVDD and AVSS power supply pins. If remote voltage load
sensing is not required, the +VSENSE pin can be directly connected to
the VOUT pin and the –VSENSE pin can be connected to GND.
Isolation between the AD5412/AD5422 and the backplane
circuitry is provided with ADuM1400 and ADuM1200 iCoupler
digital isolators; further information on iCoupler products is
available at www.analog.com/icouplers. The internally generated
digital power supply of the AD5412/ AD5422 powers the field
side of the digital isolaters, removing the need to generate a digital
power supply on the field side of the isolation barrier. The AD5412/
AD5422 digital supply output supplies up to 5 mA, which is more
than enough to supply the 2.8 mA requirements of the ADuM1400
and ADuM1200 operating at a logic signal frequency of up to
1 MHz. To reduce the number of isolators required, nonessen-
tial signals such as CLEAR can be connected to GND. FAULT
and SDO can be left unconnected, reducing the isolation
requirements to just three signals.
INDUSTRIAL HART CAPABLE ANALOG OUTPUT
APPLICATION
Many industrial control applications have requirements for
accurately controlled current output signals, and the AD5412/
AD5422 are ideal for such applications. Figure 79 shows the
AD5412/AD5422 in a circuit design for a HART-enabled output
module, specifically for use in an industrial control application in
which both the voltage output and current output are available
one at a timeon one pin, thus reducing the number of screw
connections required. There is no conflict with tying the two output
pins together because only the voltage output or the current output
can be enabled at any one time.
The design provides for a HART-enabled current output, with
the HART capability provided by the AD5700/AD5700-1 HART
modem, the industry’s lowest power and smallest footprint HART-
compliant IC modem. For additional space-savings, the AD5700-1
offers a 0.5% precision internal oscillator. The HART_OUT signal
from the AD5700 is attenuated and ac-coupled into the RSET pin
of the AD5412/AD5422. Because the RSET pin is used to couple
the HART signal into the AD5412/AD5422, either the TSSOP or
LFCSP package option can be used for this configuration. It should
be noted however, that since the TSSOP package does not have
a CAP1 pin, C1 (see Figure 79) cannot be inserted in this case.
While the TSSOP equivalent circuit (as in Figure 79 but without
C1 in place) still passes the HART Communication Foundation
physical layer specs, the results with C1 in place are superior to
those without C1 in place. Further information on an alternative
configuration, whereby the HART signal is coupled into the CAP2
pin can be found in Application Note AN-1065.This is based on the
AD5410/AD5420 but can also be applied to the AD5412/AD5422.
Use of either configuration results in the AD5700 HART modem
output modulating the 4 mA to 20 mA analog current without
affecting the dc level of the current. This circuit adheres to the
HART physical layer specifications as defined by the HART
Communication Foundation.
The module is powered from a field supply of ±10.8 V to ±26.4 V.
This supplies AVDD/AVSS directly. For transient overvoltage
protection, transient voltage suppressors (TVS) are placed on
both the IOUT and field supply connections. A 24 V TVS is
placed on the IOUT connection, and a 36 V TVS is placed on the
field supply input(s). For added protection, clamping diodes are
connected from the IOUT pin to the AVDD and GND power
supply pins. A 10 kΩ current limiting resistor is also placed in
series with the positive terminal of the +VSENSE buffer input.
This is to limit the current to an acceptable level during a
transient event.
Data Sheet AD5412/AD5422
Rev. F | Page 39 of 44
I
OUT
LATCH
SCLK
SDIN
SDO
GND
CLEAR
FAULT
REFOUT
0.1µF
10µF
2.7V
TO
5.5V
DGND
TXD
RXD
RTS
CD
V
CC
ADC_IP
REF 1µF
10kΩ
1.2M
1.2M
300pF 150kΩ
C3
R
SET
DV
CC
AV
DD
CAP2
CAP1
R
L
500Ω
AGND
0.1µF
10µF
150pF
V
OUT
+V
SENSE
–V
SENSE
OP1177
10µF
0.1µF
0.1µF
0.1µF
AV
SS
10kΩ
R
P
R
P
C2
22nF
C1
2.2nF
D1
D2
D3
D4
AV
SS
DIGITAL
INTERFACE
UART
INTERFACE
AD5412/
AD5422
REFIN
0V
TO
–26.4V
10.8V
TO
26.4V
AV
DD
HART_OUT
AD5700
4mA TO 20mA
CURRENTLOOP
06996-079
Figure 79. AD5412/AD5422 in HART Configuration
LATCH
SCLK
SDIN
SDO
DV
CC
AV
SS
AV
DD
+V
SENSE
–V
SENSE
I
OUT
V
OUT
+V
SENSE
–V
SENSE
I
OUT
+V
OUT
C
COMP
GND
CLEAR
FAULT
REFOUT REFIN
CLE AR S E LECT
DV
CC
SELECT
AD5412/
AD5422
1
24V
SMAJ24CA
4nF
24V FIELD SUPPLY
36V
10µF
0.1µF
0.1µF
10µF
0.1µF
–15V
INVERTING
BUCK
REGULATOR
–15V
V
DD2
V
DD2
GND
1
GND
1
V
IA
V
IA
NC
GND
1
V
IC
V
ID
V
IB
V
IB
V
OA
V
OA
V
OC
V
OD
V
OB
V
OB
GND
2
V
E2
GND
2
GND
2
ADuM1400
10kΩ
FIELD GROUND
ADuM1200
V
DD1
V
DD1
MICROCONTROLLER
DIGITAL
OUTPUTS
DIGITAL
INPUTS
0.1µF 0.1µF
BACKPL ANE INTE RFACE
BACKPLANE
SUPPLY
SMAJ36CA
4.7kΩ
18Ω
100Ω
+
+
06996-068
1
ADDITIONAL PINS OMITTED FOR CLARITY.
Figure 80. AD5412/AD5422 in an Industrial Analog Output Module Application
AD5412/AD5422 Data Sheet
Rev. F | Page 40 of 44
OUTLINE DIMENSIONS
COMPLIANT TO JEDEC STANDARDS MO-153- ADT
061708-A
24 13
1216.40 BSC
0.15
0.05
0.10 CO P LANARITY
TOP VIEW
EXPOSED
PAD
(Pins Up)
BOTTOM VI EW
4.50
4.40
4.30
7.90
7.80
7.70
1.20 MAX 1.05
1.00
0.80
0.65
BSC 0.30
0.19
SEATING
PLANE
0.20
0.09
0.75
0.60
0.45
5.02
5.00
4.95
3.25
3.20
3.15
FO R P ROPER CONNECTION OF
THE EXPOSED PAD, REFER TO
THE P IN CONFIG URATION AND
FUNCT ION DE S CRIPTIONS
SECTION OF THIS DATA SHEET.
Figure 81. 24-Lead Thin Shrink Small Outline Package, Exposed Pad [TSSOP_EP]
(RE-24)
Dimensions shown in millimeters
1
40
10
11
31
30
21
20
COMPLIANT TO JEDE C S TANDARDS MO-220- V JJD- 2
06-01-2012-D
0.50
BSC
PI N 1
INDICATOR
4.50 RE F
0.20 M IN
0.50
0.40
0.30
TOP VIEW
12° M AX 0.80 M AX
0.65 TYP
SEATING
PLANE
COPLANARITY
0.08
1.00
0.85
0.80
0.30
0.23
0.18
0.05 M AX
0.02 NOM
0.20 RE F
4.25
4.10 S Q
3.95
0.60 M AX
0.60 M AX
PI N 1
INDICATOR
6.10
6.00 S Q
5.90
5.85
5.75 S Q
5.65
FOR PRO P E R CONNECT IO N OF
THE EXPOSED PAD, REFER TO
THE P IN CONFIGURAT ION AND
FUNCTION DESCRIPTIONS
SECTION OF THIS DATA SHEET.
EXPOSED
PAD
(BOTTOM VIEW)
Figure 82. 40-Lead Lead Frame Chip Scale Package [LFCSP_VQ]
6 mm × 6 mm Body, Very Thin Quad
(CP-40-1)
Dimensions shown in millimeters
Data Sheet AD5412/AD5422
Rev. F | Page 41 of 44
ORDERING GUIDE
Model1
Resolution
IOUT TUE
VOUT TUE
Temperature Range
Package Description
Package Option
AD5412AREZ 12 Bits 0.5% FSR max 0.3% FSR max −40°C to +85°C 24 Lead TSSOP_EP RE-24
AD5412AREZ-REEL7 12 Bits 0.5% FSR max 0.3% FSR max −40°C to +85°C 24 Lead TSSOP_EP RE-24
AD5412ACPZ-REEL 12 Bits 0.5% FSR max 0.3% FSR max −40°C to+85°C 40 Lead LFCSP_VQ CP-40-1
AD5412ACPZ-REEL7 12 Bits 0.5% FSR max 0.3% FSR max −40°C to+85°C 40 Lead LFCSP_VQ CP-40-1
AD5422AREZ 16 Bits 0.5% FSR max 0.3% FSR max −40°C to+85°C 24 Lead TSSOP_EP RE-24
AD5422AREZ-REEL 16 Bits 0.5% FSR max 0.3% FSR max −40°C to+85°C 24 Lead TSSOP_EP RE-24
AD5422BREZ 16 Bits 0.3% FSR max 0.1% FSR max −40°C to+85°C 24 Lead TSSOP_EP RE-24
AD5422BREZ-REEL 16 Bits 0.3% FSR max 0.1% FSR max −40°C to+85°C 24 Lead TSSOP_EP RE-24
AD5422ACPZ-REEL 16 Bits 0.5% FSR max 0.3% FSR max −40°C to+85°C 40 Lead LFCSP_VQ CP-40-1
AD5422ACPZ-REEL7
16 Bits
0.5% FSR max
0.3% FSR max
−40°C to+85°C
40 Lead LFCSP_VQ
CP-40-1
AD5422BCPZ-REEL 16 Bits 0.3% FSR max 0.1% FSR max −40°C to+85°C 40 Lead LFCSP_VQ CP-40-1
AD5422BCPZ-REEL7 16 Bits 0.3% FSR max 0.1% FSR max −40°C to+85°C 40 Lead LFCSP_VQ CP-40-1
EVAL-AD5422EBZ
Evaluation Board
EVAL-AD5422LFEBZ Evaluation Board
1 Z = RoHS Compliant Part.
AD5412/AD5422 Data Sheet
Rev. F | Page 42 of 44
NOTES
Data Sheet AD5412/AD5422
Rev. F | Page 43 of 44
NOTES
AD5412/AD5422 Data Sheet
Rev. F | Page 44 of 44
NOTES
©20092012 Analog Devices, Inc. All rights reserved. Trademarks and
registered trademarks are the property of their respective owners.
D06996-0-7/12(F)