SBOS218A − DECEMBER 2001 − REVISED JUNE 200
2
   

FEATURES
DDIGITALLY-CONTROLLED ANALOG VOLUME
CONTROL
Two Independent Audio Channels
Serial Control Interface
Zero Crossing Detection
Mute Function
DWIDE GAIN AND ATTENUATION RANGE
+31.5dB to −95.5dB with 0.5dB Steps
DLOW NOISE AND DISTORTION
120dB Dynamic Range
0.0004% THD+N at 1kHz (U-Grade)
0.0002% THD+N at 1kHz (A-Grade)
DNOISE-FREE LEVEL TRANSITIONS
DLOW INTERCHANNEL CROSSTALK
−130dBFS
DPOWER SUPPLIES: ±5V Analog, +5V Digital
DAVAILABLE IN DIP-16 AND SOL-16
PACKAGES
DPIN AND SOFTWARE COMPATIBLE WITH THE
CRYSTAL CS3310
APPLICATIONS
DAUDIO AMPLIFIERS
DMIXING CONSOLES
DMULTI-TRACK RECORDERS
DBROADCAST STUDIO EQUIPMENT
DMUSICAL INSTRUMENTS
DEFFECTS PROCESSORS
DA/V RECEIVERS
DCAR AUDIO SYSTEMS
DESCRIPTION
The PGA2311 is a high−performance, stereo audio
volume control designed for professional and high-end
consumer audio systems. Using high performance
operational amplifier stages internal to the PGA2311
yields low noise and distortion, while providing the
capability to drive 600 loads directly without bu ffering.
The 3-wire serial control interface allows for connection
to a wide variety of host controllers, in addition to
support for daisy-chaining of multiple PGA2311
devices.
www.ti.com
Please be aware that an important notice concerning availability, standard warranty , and use in critical applications of Texas Instruments
semiconductor products and disclaimers thereto appears at the end of this data sheet.
Copyright 2001, Texas Instruments Incorporated
       ! " 
    #   $   %&"
 '   &  '   "
Please be aware that an important notice concerning availability, standard warranty , and use in critical applications of Texas Instruments
semiconductor products and disclaimers thereto appears at the end of this data sheet.

SBOS218A − DECEMBER 2001 − REVISED JUNE 2002
www.ti.com
2
ABSOLUTE MAXIMUM RATINGS(1)
Supply Voltage, VA+ +5.5V. . . . . . . . . . . . . . . . . . . . . . . . . . . .
VA −5.5V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
VD+ +5.5V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
VA+ to VD+< ± 0.3V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Analog Input Voltage 0V to VA+, VA. . . . . . . . . . . . . . . . . . . . . .
Digital Input Voltage −0.3V to VD+. . . . . . . . . . . . . . . . . . . . . . . . .
Operating Temperature Range −40°C to +85°C. . . . . . . . . . . . . . . .
Storage Temperature Range −65°C to +150°C. . . . . . . . . . . . . . . .
Junction Temperature +150°C. . . . . . . . . . . . . . . . . . . . . . . . . . .
Lead Temperature (soldering, 10s) +300°C. . . . . . . . . . . . . . . . . . .
Package Temperature (IR reflow, 10s) +235°C. . . . . . . . . . . . . . . . .
(1) Stresses above these ratings may cause permanent damage.
Exposure to absolute maximum conditions for extended periods
may degrade device reliability.
ELECTROSTATIC
DISCHARGE SENSITIVITY
This integrated circuit can be damaged by ESD. Texas
Instruments recommends that all integrated circuits be
handled with appropriate precautions. Failure to ob-
serve proper handling and installation procedures can
cause damage.
ESD damage can range from subtle performance
degradation to complete device failure. Precision
integrated circuits may be more susceptible to damage
because very small parametric changes could cause
the device not to meet its published specifications.
PACKAGE/ORDERING INFORMATION
PRODUCT PACKAGE−LEAD PACKAGE
DESIGNATOR(1) OPERATING
TEMPERATURE
RANGE
PACKAGE
MARKING ORDERING
NUMBER TRANSPORT
MEDIA, QUANTITY
DIP−16 N PGA2311P PGA2311P Rails
PGA2311 (U−Grade
)
SOL−16
DW
−40°C to +85°CPGA2311U PGA2311U Rails
PGA2311 (U−Grade)
SOL−16 DW
−40 C to +85 C
PGA2311U PGA2311U/1K Tape and Reel, 1000
DIP−16 N PGA2311PA PGA2311PA Rails
PGA2311 (A−Grade)
SOL−16
DW
−40°C to +85°CPGA2311UA PGA2311UA Rails
PGA2311 (A−Grade)
SOL−16 DW
−40 C to +85 C
PGA2311UA PGA2311UA/1K Tape and Reel, 1000
(1) For the most current specifications and package information, refer to our web site at www. ti.com.
ELECTRICAL CHARACTERISTICS
At TA = +25°C, VA+ = +5V, VA− = −5V, VD+ = +5V, RL = 100k, CL = 20pF, BW measure = 10Hz to 20kHz, unless otherwise noted.
PARAMETER
CONDITIONS
PGA2311P, U (U−Grade). PGA2311PA, UA (A−Grade)
UNITS
PARAMETER CONDITIONS MIN TYP MAX MIN TYP MAX UNITS
DC CHARACTERISTICS
Step Size 0.5 0.5 dB
Gain Error Gain Setting = 31.5dB ±0.05 ±0.05 dB
Gain Matching ±0.05 ±0.05 dB
Input Resistance 10 10 k
Input Capacitance 3 3 pF
AC CHARACTERISTICS
THD+N VIN = 2Vrms, f = 1kHz 0.0004 0.001 0.0002 0.0004 %
Dynamic Range VIN = AGND, Gain = 0dB 116 120 116 120 dB
Voltage Range, Output (VA−) +
1.25 (VA+) −
1.25 (VA−) +
1.25 (VA+) −
1.25 V
Voltage Range, Input (without clipping) 2.5 2.5 Vrms
Output Noise VIN = AGND, Gain = 0dB 2.5 4 2.5 4 µVrms
Interchannel Crosstalk f = 1kHz −130 −130 dBFS
OUTPUT BUFFER
Offset Voltage VIN = AGND, Gain = 0dB 0.25 0.5 0.25 0.5 mV
Load Capacitance Stability 100 100 pF
Short−Circuit Current 50 50 mA
Unity−Gain Bandwidth, Small Signal 10 10 MHz

SBOS218A − DECEMBER 2001 − REVISED JUNE 2002
www.ti.com
3
ELECTRICAL CHARACTERISTICS (Cont.)
At TA = +25°C, VA+ = +5V, VA− = −5V, VD+ = +5V, RL = 100k, CL = 20pF, BW measure = 10Hz to 20kHz, unless otherwise noted.
PARAMETER
PGA2311P, U (U−Grade) PGA2311PA, UA (A−Grade)
UNITS
PARAMETER CONDITIONS MIN TYP MAX MIN TYP MAX UNITS
DIGITAL CHARACTERISTICS
High−Level Input Voltage, VIH +2.0 VD+ +2.0 VD+ V
Low−Level Input Voltage, VIL −0.3 0.8 −0.3 0.8 V
High−Level Output Voltage, VOH IO = 200µA(VA+) −
1.0 (VD+) −
1.0 V
Low−Level Output Voltage, VOL IO = −3.2mA 0.4 0.4 V
Input Leakage Current 1 10 1 10 µA
SWITCHING CHARACTERISTICS
Serial Clock (SCLK) Frequency fSCLK 0 6.25 0 6.25 MHz
Serial Clock (SCLK) Pulse Width LOW tPH 80 80 ns
Serial Clock (SCLK) Pulse Width HIGH tPL 80 80 ns
MUTE Pulse Width LOW tMI 2.0 2.0 ms
Input Timing
SDI Setup Time tSDS 20 20 ns
SDI Hold Time tSDH 20 20 ns
CS Falling to SCLK Rising tCSCR 90 90 ns
SCLK Falling to CS Rising tCFCS 35 35 ns
Output Timing
CS LOW to SDO Active tCSO 35 35 ns
SCLK Falling to SDO Data Valid tCFDO 60 60 ns
CS HIGH to SDO High Impedance tCSZ 100 100 ns
POWER SUPPLY
Operating Voltage
VA+ +4.75 +5 +5.25 +4.75 +5 +5.25 V
VA −4.75 −5 −5.25 −4.75 −5 −5.25 V
VD+ +4.75 +5 +5.25 +4.75 +5 +5.25 V
Quiescent Current
IA+ VA+ = +5V 8 10 8 10 mA
IA VA− = −5V 10 12 10 12 mA
ID+ VD+ = +5V 0.5 1.0 0.5 1.0 mA
Power−Supply Rejection Ratio PSRR (250Hz) 100 100 dB
TEMPERATURE RANGE
Operating Range −40 +85 −40 +85 °C
Storage Range −65 +150 −65 +150 °C
Thermal Resistance, qJC
DIP−16 60 60 °C/W
SOL−16 50 50 °C/W

SBOS218A − DECEMBER 2001 − REVISED JUNE 2002
www.ti.com
4
PIN CONFIGURATION
Top View DIP, SOL
PIN ASSIGNMENTS
PIN NAME FUNCTION
1 ZCEN Zero Crossing Enable Input (Active HIGH)
2 CS Chip Select Input (Active LOW)
3 SDI Serial Data input
4 VD+Digital Power Supply, +5V
5 DGND Digital Ground
6 SCLK Serial Clock Input
7 SDO Serial Data Output
8 MUTE Mute Control Input (Active LOW)
9 VINRAnalog Input, Right Channel
10 AGNDR Analog Ground, Right Channel
11 VOUTRAnalog Output, Right Channel
12 VA+Analog Power Supply, +5V
13 VAAnalog Power Supply, −5V
14 VOUTLAnalog Output, Left Channel
15 AGNDL Analog Ground, Left Channel
16 VINLAnalog Input, Left Channel

SBOS218A − DECEMBER 2001 − REVISED JUNE 2002
www.ti.com
5
TYPICAL CHARACTERISTICS
At TA = +25°C, VA+ = +5V, VA− = −5V, VD+ = +5V, RL = 100k, CL = 20pF, BW measure = 10Hz to 20kHz, unless otherwise noted.
(NOTE: All plots taken with PGA2311 A−Grade.)

SBOS218A − DECEMBER 2001 − REVISED JUNE 2002
www.ti.com
6
TYPICAL CHARACTERISTICS (CONT.)
At TA = +25°C, VA+ = +5V, VA− = −5V, VD+ = +5V, RL = 100k, CL = 20pF, BW measure = 10Hz to 20kHz, unless otherwise noted.
(NOTE: All plots taken with PGA2311 A−Grade.)

SBOS218A − DECEMBER 2001 − REVISED JUNE 2002
www.ti.com
7
GENERAL DESCRIPTION
The PGA2311 i s a stereo a udio v olume control. I t may
be used in a wide array of professional and consumer
audio e quipment. T he P GA2311 i s f abricated i n a sub−
micron CMOS process.
The h eart o f the PGA2311 i s a r esistor n etwork, a n ana -
log switch array, and a high−performance op amp
stage. T he s witches are u sed t o s elect t aps i n t he r esis-
tor network that, in turn, determine the gain of the am-
plifier s tage. Switch selections a re programmed using
a s erial control port. The serial p ort allows connection
to a wide variety of host controllers. Figure 1 shows a
functional block diagram of the PGA2311.
POWER−UP STATE
On power up, “power−up reset” is activated for about
100ms during which the circuit is in hardware MUTE
state a nd a ll i nternal f lip-flops a re r eset. A t t he e nd o f this
period, t he o f fset c alibration i s i nitiated w ithout a ny e xter-
nal s ignals. O nce t his h as been c ompleted, t he g ain b yte
value for b oth t he l eft a nd r ight c hannels a re s et t o 00HEX,
or the software MU TE condition. T he g ain w ill r emain a t
this setting until the host controller programs new set-
tings for for each channel via the serial control port.
If during normal operation the power supply voltage
drops below ±3.2V, the circuit enters a hardware MUTE
state. A power-up sequence will be initiated if the power
supply voltage returns to greater than ±3.2V.
ANALOG INPUTS AND OUTPUTS
The PGA2311 includes two independent channels, re-
ferred t o a s t he l eft a nd r ight c hannels. E ach c hannel h as
a c orresponding input a nd o utput p in. T he i nput a nd o ut-
put p ins a re u nbalanced, o r r eferenced t o a nalog g round
(either AGNDR or A GNDL). The i nputs are named V INR
(pin 9) and VINL (pin 16), while the outputs are named
VOUTR (pin 11) and VOUTL (pin 14).
The input a nd o utput p ins m ay s wing w ithin 1 .25V of t he
analog power supplies, VA+ (pin 12) and VA− (pin 13).
Given VA+ = +5V and VA− = 5V, the maximum input or
output voltage range is 7.5Vp-p.
For o ptimal p erformance, i t i s b est t o d rive t he P GA2311
with a low source impedance. A source impedance of
600 or less is recommended. Source impedances up
to 2 k w ill cause m inimal degradation o f THD+N. P lease
refer to the “THD+N vs Source Impedance” plot in the
Typical Characteristics section of the datasheet.
Figure 1. PGA2311 Block Diagram.

SBOS218A − DECEMBER 2001 − REVISED JUNE 2002
www.ti.com
8
SERIAL CONTROL PORT
The s erial c ontrol p ort i s u tilized t o p rogram t he g ain s et-
tings for the PGA2311. The serial control port includes
three input pins and one output pin. The inputs include
CS ( pin 2 ), S DI ( pin 3 ), a nd S CLK ( pin 6 ). T he s ole o utput
pin is SDO (pin 7).
The C S pin f unctions a s t he chip s elect input. D ata m ay
be written to the PGA2311 o nly when CS is LOW. SDI
is t he serial d ata input pin. Control d ata is provided a s
a 16-bit w ord at t he SDI p in, 8 b its each f or t he left a nd
right channel gain settings.
Data is formatted as MSB first, straight binary code.
SCLK is the s erial clock input. Data i s clocked into SDI
on the rising edge of SCLK.
SDO is the serial data output pin, and is used when
daisy-chaining multiple PGA2311 devices. Daisy-chain
operation is described i n detail l ater in t his section. S DO
is a t ri-state o utput, a nd a ssumes a h igh i mpedance s tate
when CS is HIGH.
The protocol for the serial control port is shown in
Figure 2. See Figure 3 for detailed timing specifications
for the serial control port.
Gain Byte Format is MSB First, Straight Binary
R0 is the Least Significant Bit of the Right Channel Gain Byte
R7 is the Most Significant Bit of the Right Channel Gain Byte
L0 is the Least Significant Bit of the Left Channel Gain Byte
L7 is the Most Significant Bit of the Left Channel Gain Byte
SDI is latched on the rising edge of SCLK.
SDO transitions on the falling edge of SCLK.
Figure 2. Serial Interface Protocol.

SBOS218A − DECEMBER 2001 − REVISED JUNE 2002
www.ti.com
9
GAIN SETTINGS
The gain for each channel is set by its corresponding
8−bit code, either R[7:0] or L[7:0] (see Figure 2). The
gain code data is straight binary format. If we let N
equal the decimal equivalent of R[7:0] or L[7:0], then
the following relationships exist for the gain settings:
For N = 0:
Mute Condition. The input multiplexer i s connected to
analog ground (AGNDR or AGNDL).
For N = 1 to 255:
Gain (dB) = 31.5 − [0.5 w (255 − N)]
This results in a gain range of +31.5dB (with N = 255)
to 95.5dB (with N = 1).
Changes in gain setting may be made with or without
zero crossing detection. The operation of the zero
crossing d etector a nd timeout c ircuitry is d iscussed l at -
er in this data sheet.
Figure 3. Serial Interface Timing Requirements.

SBOS218A − DECEMBER 2001 − REVISED JUNE 2002
www.ti.com
10
DAISY-CHAINING MULTIPLE PGA2311 DEVICES
In order to reduce the number of control signals re-
quired to support multiple PGA2311 devices on a
printed circuit board, the serial control port supports
daisy-chaining o f multiple P GA2311 d evices. F igure 4
shows the connection requirements for daisy-chain
operation. This arrangement allows a 3-wire serial in-
terface to control many PGA2311 devices.
As s hown i n F igure 4 , t he S DO p in f rom d evice # 1 i s c on-
nected to t he SDI i nput o f d evice # 2, a nd i s r epeated f or
additional devices. This in turn forms a large shift regis-
ter, in which gain data may be written for all PGA2311s
connected t o t he s erial b us. T he l ength o f t he s hift r egis-
ter is 16 N bits, where N is equal to the number of
PGA2311 devices included in the chain. The CS input
must remain LOW for 16 N SCLK periods, where N is
the number of devices connected in the chain, in order
to allow enough SCLK cycles to load all devices.
ZERO CROSSING DETECTION
The PGA2311 includes a z ero c rossing d etection f unc-
tion that can provide for noise-free level transitions.
The c oncept i s t o c hange g ain s ettings o n a z ero cross-
ing o f t he input s ignal, t hus m inimizing a udible glitches.
This f unction i s enabled o r d isabled u sing t he Z CEN i n-
put (pin 1). When ZCEN is LOW, zero c rossing detec-
tion is disabled. When ZCEN is HIGH, zero crossing
detection will be enabled.
The zero c rossing d etection t akes e ffect w ith a c hange
in gain setting for a corresponding channel. The new
gain s etting w ill not be i mplemented u ntil either positive
slope z ero crossing i s detected o r a time-out period o f
16ms has elapsed. In the case of a time-out, the new
gain setting takes effect with no attempt to minimize
audible artifacts.
Figure 4. Daisy-Chaining Multiple PGA2311 Devices.

SBOS218A − DECEMBER 2001 − REVISED JUNE 2002
www.ti.com
11
MUTE FUNCTION
Muting c an b e achieved b y e ither h ardware o r s oftware
control. Hardware muting is accomplished via the
MUTE i nput, a nd s oftware m uting b y l oading a ll zeroes
into the volume control register.
MUTE disconnects the internal buffer amplifiers from
the o utput p ins and t erminates A OUTL and AOUTR with
10k r esistors to g round. T he m ute is a ctivated with a
zero c rossing detection ( independent of t he z ero c ross
enable s tatus) o r an 1 6ms time-out t o eliminate a ny a u-
dible “ clicks” or pops”. MUTE a lso initiates an i nternal
offset calibration.
A software mute is implemented by loading all z eroes
into the volume control register. The internal amplifier
is set t o unity g ain w ith t he a mplifier i nput connected t o
AGND.
APPLICATIONS INFORMATION
This s ection i ncludes a dditional i nformation t hat i s p er-
tinent to designing the PGA2311 into an end applica-
tion.
RECOMMENDED CONNECTION DIAGRAM
Figure 5 depicts the recommended connections for the
PGA2311. Power-supply bypass capacitors should be
placed as close to the PGA2311 package as physically
possible.
Figure 5. Recommended Connection Diagram.

SBOS218A − DECEMBER 2001 − REVISED JUNE 2002
www.ti.com
12
PRINTED CIRCUIT BOARD (PCB) LAYOUT
GUIDELINES
It i s r ecommended t hat t he ground p lanes for the digital
and a nalog sections of the P CB be s eparate from one
another. The planes should be connected at a single
point. Figure 6 shows the recommended PCB floor
plan for the PGA2311.
The PGA2311 is mounted so that it straddles the split
between the digital and analog ground planes. Pins 1
through 8 are oriented to the digital side of the board,
while pins 9 through 16 are on the analog side of the
board.
Figure 6. Typical PCB Layout Floor Plan.
PACKAGE OPTION ADDENDUM
www.ti.com 20-Oct-2011
Addendum-Page 1
PACKAGING INFORMATION
Orderable Device Status (1) Package Type Package
Drawing Pins Package Qty Eco Plan (2) Lead/
Ball Finish MSL Peak Temp (3) Samples
(Requires Login)
PGA2311P ACTIVE PDIP N 16 25 Green (RoHS
& no Sb/Br) CU NIPDAU N / A for Pkg Type
PGA2311PA ACTIVE PDIP N 16 25 Green (RoHS
& no Sb/Br) CU NIPDAU N / A for Pkg Type
PGA2311PAG4 ACTIVE PDIP N 16 25 Green (RoHS
& no Sb/Br) CU NIPDAU N / A for Pkg Type
PGA2311PG4 ACTIVE PDIP N 16 25 Green (RoHS
& no Sb/Br) CU NIPDAU N / A for Pkg Type
PGA2311U ACTIVE SOIC DW 16 40 Green (RoHS
& no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR
PGA2311U/1K ACTIVE SOIC DW 16 1000 Green (RoHS
& no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR
PGA2311U/1KG4 ACTIVE SOIC DW 16 1000 Green (RoHS
& no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR
PGA2311UA ACTIVE SOIC DW 16 40 Green (RoHS
& no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR
PGA2311UA/1K ACTIVE SOIC DW 16 1000 Green (RoHS
& no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR
PGA2311UA/1KG4 ACTIVE SOIC DW 16 1000 Green (RoHS
& no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR
PGA2311UAG4 ACTIVE SOIC DW 16 40 Green (RoHS
& no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR
PGA2311UG4 ACTIVE SOIC DW 16 40 Green (RoHS
& no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR
(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
PACKAGE OPTION ADDENDUM
www.ti.com 20-Oct-2011
Addendum-Page 2
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device Package
Type Package
Drawing Pins SPQ Reel
Diameter
(mm)
Reel
Width
W1 (mm)
A0
(mm) B0
(mm) K0
(mm) P1
(mm) W
(mm) Pin1
Quadrant
PGA2311U/1K SOIC DW 16 1000 330.0 16.4 10.75 10.7 2.7 12.0 16.0 Q1
PGA2311UA/1K SOIC DW 16 1000 330.0 16.4 10.75 10.7 2.7 12.0 16.0 Q1
PACKAGE MATERIALS INFORMATION
www.ti.com 14-Jul-2012
Pack Materials-Page 1
*All dimensions are nominal
Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm)
PGA2311U/1K SOIC DW 16 1000 367.0 367.0 38.0
PGA2311UA/1K SOIC DW 16 1000 367.0 367.0 38.0
PACKAGE MATERIALS INFORMATION
www.ti.com 14-Jul-2012
Pack Materials-Page 2
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should
obtain the latest relevant information before placing orders and should verify that such information is current and complete. All
semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale supplied at the time
of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which
have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such
components to meet such requirements.
Products Applications
Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive
Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications
Data Converters dataconverter.ti.com Computers and Peripherals www.ti.com/computers
DLP® Products www.dlp.com Consumer Electronics www.ti.com/consumer-apps
DSP dsp.ti.com Energy and Lighting www.ti.com/energy
Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial
Interface interface.ti.com Medical www.ti.com/medical
Logic logic.ti.com Security www.ti.com/security
Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense
Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video
RFID www.ti-rfid.com
OMAP Mobile Processors www.ti.com/omap TI E2E Community e2e.ti.com
Wireless Connectivity www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2012, Texas Instruments Incorporated